shdma.h 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * Renesas SuperH DMA Engine support
  3. *
  4. * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  5. * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
  6. *
  7. * This is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. */
  13. #ifndef __DMA_SHDMA_H
  14. #define __DMA_SHDMA_H
  15. #include <linux/dmaengine.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/list.h>
  18. #define SH_DMAC_MAX_CHANNELS 20
  19. #define SH_DMA_SLAVE_NUMBER 256
  20. #define SH_DMA_TCR_MAX 0x00FFFFFF /* 16MB */
  21. struct device;
  22. enum dmae_pm_state {
  23. DMAE_PM_ESTABLISHED,
  24. DMAE_PM_BUSY,
  25. DMAE_PM_PENDING,
  26. };
  27. struct sh_dmae_chan {
  28. spinlock_t desc_lock; /* Descriptor operation lock */
  29. struct list_head ld_queue; /* Link descriptors queue */
  30. struct list_head ld_free; /* Link descriptors free */
  31. struct dma_chan common; /* DMA common channel */
  32. struct device *dev; /* Channel device */
  33. struct tasklet_struct tasklet; /* Tasklet */
  34. int descs_allocated; /* desc count */
  35. int xmit_shift; /* log_2(bytes_per_xfer) */
  36. int irq;
  37. int id; /* Raw id of this channel */
  38. u32 __iomem *base;
  39. char dev_id[16]; /* unique name per DMAC of channel */
  40. int pm_error;
  41. enum dmae_pm_state pm_state;
  42. };
  43. struct sh_dmae_device {
  44. struct dma_device common;
  45. struct sh_dmae_chan *chan[SH_DMAC_MAX_CHANNELS];
  46. struct sh_dmae_pdata *pdata;
  47. struct list_head node;
  48. u32 __iomem *chan_reg;
  49. u16 __iomem *dmars;
  50. unsigned int chcr_offset;
  51. u32 chcr_ie_bit;
  52. };
  53. #define to_sh_chan(chan) container_of(chan, struct sh_dmae_chan, common)
  54. #define to_sh_desc(lh) container_of(lh, struct sh_desc, node)
  55. #define tx_to_sh_desc(tx) container_of(tx, struct sh_desc, async_tx)
  56. #define to_sh_dev(chan) container_of(chan->common.device,\
  57. struct sh_dmae_device, common)
  58. #endif /* __DMA_SHDMA_H */