regs-i2s-v2.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /* linux/include/asm-arm/plat-s3c24xx/regs-s3c2412-iis.h
  2. *
  3. * Copyright 2007 Simtec Electronics <linux@simtec.co.uk>
  4. * http://armlinux.simtec.co.uk/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2412 IIS register definition
  11. */
  12. #ifndef __ASM_ARCH_REGS_S3C2412_IIS_H
  13. #define __ASM_ARCH_REGS_S3C2412_IIS_H
  14. #define S3C2412_IISCON (0x00)
  15. #define S3C2412_IISMOD (0x04)
  16. #define S3C2412_IISFIC (0x08)
  17. #define S3C2412_IISPSR (0x0C)
  18. #define S3C2412_IISTXD (0x10)
  19. #define S3C2412_IISRXD (0x14)
  20. #define S5PC1XX_IISFICS 0x18
  21. #define S5PC1XX_IISTXDS 0x1C
  22. #define S5PC1XX_IISCON_SW_RST (1 << 31)
  23. #define S5PC1XX_IISCON_FRXOFSTATUS (1 << 26)
  24. #define S5PC1XX_IISCON_FRXORINTEN (1 << 25)
  25. #define S5PC1XX_IISCON_FTXSURSTAT (1 << 24)
  26. #define S5PC1XX_IISCON_FTXSURINTEN (1 << 23)
  27. #define S5PC1XX_IISCON_TXSDMAPAUSE (1 << 20)
  28. #define S5PC1XX_IISCON_TXSDMACTIVE (1 << 18)
  29. #define S3C64XX_IISCON_FTXURSTATUS (1 << 17)
  30. #define S3C64XX_IISCON_FTXURINTEN (1 << 16)
  31. #define S3C64XX_IISCON_TXFIFO2_EMPTY (1 << 15)
  32. #define S3C64XX_IISCON_TXFIFO1_EMPTY (1 << 14)
  33. #define S3C64XX_IISCON_TXFIFO2_FULL (1 << 13)
  34. #define S3C64XX_IISCON_TXFIFO1_FULL (1 << 12)
  35. #define S3C2412_IISCON_LRINDEX (1 << 11)
  36. #define S3C2412_IISCON_TXFIFO_EMPTY (1 << 10)
  37. #define S3C2412_IISCON_RXFIFO_EMPTY (1 << 9)
  38. #define S3C2412_IISCON_TXFIFO_FULL (1 << 8)
  39. #define S3C2412_IISCON_RXFIFO_FULL (1 << 7)
  40. #define S3C2412_IISCON_TXDMA_PAUSE (1 << 6)
  41. #define S3C2412_IISCON_RXDMA_PAUSE (1 << 5)
  42. #define S3C2412_IISCON_TXCH_PAUSE (1 << 4)
  43. #define S3C2412_IISCON_RXCH_PAUSE (1 << 3)
  44. #define S3C2412_IISCON_TXDMA_ACTIVE (1 << 2)
  45. #define S3C2412_IISCON_RXDMA_ACTIVE (1 << 1)
  46. #define S3C2412_IISCON_IIS_ACTIVE (1 << 0)
  47. #define S5PC1XX_IISMOD_OPCLK_CDCLK_OUT (0 << 30)
  48. #define S5PC1XX_IISMOD_OPCLK_CDCLK_IN (1 << 30)
  49. #define S5PC1XX_IISMOD_OPCLK_BCLK_OUT (2 << 30)
  50. #define S5PC1XX_IISMOD_OPCLK_PCLK (3 << 30)
  51. #define S5PC1XX_IISMOD_OPCLK_MASK (3 << 30)
  52. #define S5PC1XX_IISMOD_TXS_IDMA (1 << 28) /* Sec_TXFIFO use I-DMA */
  53. #define S5PC1XX_IISMOD_BLCS_MASK 0x3
  54. #define S5PC1XX_IISMOD_BLCS_SHIFT 26
  55. #define S5PC1XX_IISMOD_BLCP_MASK 0x3
  56. #define S5PC1XX_IISMOD_BLCP_SHIFT 24
  57. #define S3C64XX_IISMOD_C2DD_HHALF (1 << 21) /* Discard Higher-half */
  58. #define S3C64XX_IISMOD_C2DD_LHALF (1 << 20) /* Discard Lower-half */
  59. #define S3C64XX_IISMOD_C1DD_HHALF (1 << 19)
  60. #define S3C64XX_IISMOD_C1DD_LHALF (1 << 18)
  61. #define S3C64XX_IISMOD_DC2_EN (1 << 17)
  62. #define S3C64XX_IISMOD_DC1_EN (1 << 16)
  63. #define S3C64XX_IISMOD_BLC_16BIT (0 << 13)
  64. #define S3C64XX_IISMOD_BLC_8BIT (1 << 13)
  65. #define S3C64XX_IISMOD_BLC_24BIT (2 << 13)
  66. #define S3C64XX_IISMOD_BLC_MASK (3 << 13)
  67. #define S3C2412_IISMOD_IMS_SYSMUX (1 << 10)
  68. #define S3C2412_IISMOD_SLAVE (1 << 11)
  69. #define S3C2412_IISMOD_MODE_TXONLY (0 << 8)
  70. #define S3C2412_IISMOD_MODE_RXONLY (1 << 8)
  71. #define S3C2412_IISMOD_MODE_TXRX (2 << 8)
  72. #define S3C2412_IISMOD_MODE_MASK (3 << 8)
  73. #define S3C2412_IISMOD_LR_LLOW (0 << 7)
  74. #define S3C2412_IISMOD_LR_RLOW (1 << 7)
  75. #define S3C2412_IISMOD_SDF_IIS (0 << 5)
  76. #define S3C2412_IISMOD_SDF_MSB (1 << 5)
  77. #define S3C2412_IISMOD_SDF_LSB (2 << 5)
  78. #define S3C2412_IISMOD_SDF_MASK (3 << 5)
  79. #define S3C2412_IISMOD_RCLK_256FS (0 << 3)
  80. #define S3C2412_IISMOD_RCLK_512FS (1 << 3)
  81. #define S3C2412_IISMOD_RCLK_384FS (2 << 3)
  82. #define S3C2412_IISMOD_RCLK_768FS (3 << 3)
  83. #define S3C2412_IISMOD_RCLK_MASK (3 << 3)
  84. #define S3C2412_IISMOD_BCLK_32FS (0 << 1)
  85. #define S3C2412_IISMOD_BCLK_48FS (1 << 1)
  86. #define S3C2412_IISMOD_BCLK_16FS (2 << 1)
  87. #define S3C2412_IISMOD_BCLK_24FS (3 << 1)
  88. #define S3C2412_IISMOD_BCLK_MASK (3 << 1)
  89. #define S3C2412_IISMOD_8BIT (1 << 0)
  90. #define S3C64XX_IISMOD_CDCLKCON (1 << 12)
  91. #define S3C2412_IISPSR_PSREN (1 << 15)
  92. #define S3C64XX_IISFIC_TX2COUNT(x) (((x) >> 24) & 0xf)
  93. #define S3C64XX_IISFIC_TX1COUNT(x) (((x) >> 16) & 0xf)
  94. #define S3C2412_IISFIC_TXFLUSH (1 << 15)
  95. #define S3C2412_IISFIC_RXFLUSH (1 << 7)
  96. #define S3C2412_IISFIC_TXCOUNT(x) (((x) >> 8) & 0xf)
  97. #define S3C2412_IISFIC_RXCOUNT(x) (((x) >> 0) & 0xf)
  98. #define S5PC1XX_IISFICS_TXFLUSH (1 << 15)
  99. #define S5PC1XX_IISFICS_TXCOUNT(x) (((x) >> 8) & 0x7f)
  100. #endif /* __ASM_ARCH_REGS_S3C2412_IIS_H */