emu10k1_main.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/kthread.h>
  35. #include <linux/delay.h>
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/slab.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/mutex.h>
  43. #include <sound/core.h>
  44. #include <sound/emu10k1.h>
  45. #include <linux/firmware.h>
  46. #include "p16v.h"
  47. #include "tina2.h"
  48. #include "p17v.h"
  49. #define HANA_FILENAME "emu/hana.fw"
  50. #define DOCK_FILENAME "emu/audio_dock.fw"
  51. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  52. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  53. #define EMU0404_FILENAME "emu/emu0404.fw"
  54. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  55. MODULE_FIRMWARE(HANA_FILENAME);
  56. MODULE_FIRMWARE(DOCK_FILENAME);
  57. MODULE_FIRMWARE(EMU1010B_FILENAME);
  58. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  59. MODULE_FIRMWARE(EMU0404_FILENAME);
  60. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  61. /*************************************************************************
  62. * EMU10K1 init / done
  63. *************************************************************************/
  64. void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
  65. {
  66. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  67. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  68. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  69. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  70. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  71. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  72. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  73. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  74. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  75. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  76. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  77. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  78. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  79. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  80. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  81. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  82. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  83. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  84. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  85. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  86. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  87. /*** these are last so OFF prevents writing ***/
  88. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  89. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  90. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  91. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  92. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  93. /* Audigy extra stuffs */
  94. if (emu->audigy) {
  95. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  96. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  97. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  98. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  99. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  100. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  101. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  102. }
  103. }
  104. static unsigned int spi_dac_init[] = {
  105. 0x00ff,
  106. 0x02ff,
  107. 0x0400,
  108. 0x0520,
  109. 0x0600,
  110. 0x08ff,
  111. 0x0aff,
  112. 0x0cff,
  113. 0x0eff,
  114. 0x10ff,
  115. 0x1200,
  116. 0x1400,
  117. 0x1480,
  118. 0x1800,
  119. 0x1aff,
  120. 0x1cff,
  121. 0x1e00,
  122. 0x0530,
  123. 0x0602,
  124. 0x0622,
  125. 0x1400,
  126. };
  127. static unsigned int i2c_adc_init[][2] = {
  128. { 0x17, 0x00 }, /* Reset */
  129. { 0x07, 0x00 }, /* Timeout */
  130. { 0x0b, 0x22 }, /* Interface control */
  131. { 0x0c, 0x22 }, /* Master mode control */
  132. { 0x0d, 0x08 }, /* Powerdown control */
  133. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  134. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  135. { 0x10, 0x7b }, /* ALC Control 1 */
  136. { 0x11, 0x00 }, /* ALC Control 2 */
  137. { 0x12, 0x32 }, /* ALC Control 3 */
  138. { 0x13, 0x00 }, /* Noise gate control */
  139. { 0x14, 0xa6 }, /* Limiter control */
  140. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for A2ZS Notebook */
  141. };
  142. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  143. {
  144. unsigned int silent_page;
  145. int ch;
  146. u32 tmp;
  147. /* disable audio and lock cache */
  148. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
  149. HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  150. /* reset recording buffers */
  151. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  152. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  153. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  154. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  155. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  156. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  157. /* disable channel interrupt */
  158. outl(0, emu->port + INTE);
  159. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  160. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  161. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  162. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  163. if (emu->audigy) {
  164. /* set SPDIF bypass mode */
  165. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  166. /* enable rear left + rear right AC97 slots */
  167. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  168. AC97SLOT_REAR_LEFT);
  169. }
  170. /* init envelope engine */
  171. for (ch = 0; ch < NUM_G; ch++)
  172. snd_emu10k1_voice_init(emu, ch);
  173. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  174. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  175. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  176. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  177. /* Hacks for Alice3 to work independent of haP16V driver */
  178. /* Setup SRCMulti_I2S SamplingRate */
  179. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  180. tmp &= 0xfffff1ff;
  181. tmp |= (0x2<<9);
  182. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  183. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  184. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  185. /* Setup SRCMulti Input Audio Enable */
  186. /* Use 0xFFFFFFFF to enable P16V sounds. */
  187. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  188. /* Enabled Phased (8-channel) P16V playback */
  189. outl(0x0201, emu->port + HCFG2);
  190. /* Set playback routing. */
  191. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  192. }
  193. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  194. /* Hacks for Alice3 to work independent of haP16V driver */
  195. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  196. /* Setup SRCMulti_I2S SamplingRate */
  197. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  198. tmp &= 0xfffff1ff;
  199. tmp |= (0x2<<9);
  200. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  201. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  202. outl(0x600000, emu->port + 0x20);
  203. outl(0x14, emu->port + 0x24);
  204. /* Setup SRCMulti Input Audio Enable */
  205. outl(0x7b0000, emu->port + 0x20);
  206. outl(0xFF000000, emu->port + 0x24);
  207. /* Setup SPDIF Out Audio Enable */
  208. /* The Audigy 2 Value has a separate SPDIF out,
  209. * so no need for a mixer switch
  210. */
  211. outl(0x7a0000, emu->port + 0x20);
  212. outl(0xFF000000, emu->port + 0x24);
  213. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  214. outl(tmp, emu->port + A_IOCFG);
  215. }
  216. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  217. int size, n;
  218. size = ARRAY_SIZE(spi_dac_init);
  219. for (n = 0; n < size; n++)
  220. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  221. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  222. /* Enable GPIOs
  223. * GPIO0: Unknown
  224. * GPIO1: Speakers-enabled.
  225. * GPIO2: Unknown
  226. * GPIO3: Unknown
  227. * GPIO4: IEC958 Output on.
  228. * GPIO5: Unknown
  229. * GPIO6: Unknown
  230. * GPIO7: Unknown
  231. */
  232. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  233. }
  234. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  235. int size, n;
  236. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  237. tmp = inl(emu->port + A_IOCFG);
  238. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  239. tmp = inl(emu->port + A_IOCFG);
  240. size = ARRAY_SIZE(i2c_adc_init);
  241. for (n = 0; n < size; n++)
  242. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  243. for (n = 0; n < 4; n++) {
  244. emu->i2c_capture_volume[n][0] = 0xcf;
  245. emu->i2c_capture_volume[n][1] = 0xcf;
  246. }
  247. }
  248. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  249. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  250. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  251. silent_page = (emu->silent_page.addr << emu->address_mode) | (emu->address_mode ? MAP_PTI_MASK1 : MAP_PTI_MASK0);
  252. for (ch = 0; ch < NUM_G; ch++) {
  253. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  254. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  255. }
  256. if (emu->card_capabilities->emu_model) {
  257. outl(HCFG_AUTOMUTE_ASYNC |
  258. HCFG_EMU32_SLAVE |
  259. HCFG_AUDIOENABLE, emu->port + HCFG);
  260. /*
  261. * Hokay, setup HCFG
  262. * Mute Disable Audio = 0
  263. * Lock Tank Memory = 1
  264. * Lock Sound Memory = 0
  265. * Auto Mute = 1
  266. */
  267. } else if (emu->audigy) {
  268. if (emu->revision == 4) /* audigy2 */
  269. outl(HCFG_AUDIOENABLE |
  270. HCFG_AC3ENABLE_CDSPDIF |
  271. HCFG_AC3ENABLE_GPSPDIF |
  272. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  273. else
  274. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  275. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  276. * e.g. card_capabilities->joystick */
  277. } else if (emu->model == 0x20 ||
  278. emu->model == 0xc400 ||
  279. (emu->model == 0x21 && emu->revision < 6))
  280. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  281. else
  282. /* With on-chip joystick */
  283. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  284. if (enable_ir) { /* enable IR for SB Live */
  285. if (emu->card_capabilities->emu_model) {
  286. ; /* Disable all access to A_IOCFG for the emu1010 */
  287. } else if (emu->card_capabilities->i2c_adc) {
  288. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  289. } else if (emu->audigy) {
  290. unsigned int reg = inl(emu->port + A_IOCFG);
  291. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  292. udelay(500);
  293. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  294. udelay(100);
  295. outl(reg, emu->port + A_IOCFG);
  296. } else {
  297. unsigned int reg = inl(emu->port + HCFG);
  298. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  299. udelay(500);
  300. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  301. udelay(100);
  302. outl(reg, emu->port + HCFG);
  303. }
  304. }
  305. if (emu->card_capabilities->emu_model) {
  306. ; /* Disable all access to A_IOCFG for the emu1010 */
  307. } else if (emu->card_capabilities->i2c_adc) {
  308. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  309. } else if (emu->audigy) { /* enable analog output */
  310. unsigned int reg = inl(emu->port + A_IOCFG);
  311. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  312. }
  313. if (emu->address_mode == 0) {
  314. /* use 16M in 4G */
  315. outl(inl(emu->port + HCFG) | HCFG_EXPANDED_MEM, emu->port + HCFG);
  316. }
  317. return 0;
  318. }
  319. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  320. {
  321. /*
  322. * Enable the audio bit
  323. */
  324. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  325. /* Enable analog/digital outs on audigy */
  326. if (emu->card_capabilities->emu_model) {
  327. ; /* Disable all access to A_IOCFG for the emu1010 */
  328. } else if (emu->card_capabilities->i2c_adc) {
  329. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  330. } else if (emu->audigy) {
  331. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  332. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  333. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  334. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  335. * So, sequence is important. */
  336. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  337. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  338. /* Unmute Analog now. */
  339. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  340. } else {
  341. /* Disable routing from AC97 line out to Front speakers */
  342. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  343. }
  344. }
  345. #if 0
  346. {
  347. unsigned int tmp;
  348. /* FIXME: the following routine disables LiveDrive-II !! */
  349. /* TOSLink detection */
  350. emu->tos_link = 0;
  351. tmp = inl(emu->port + HCFG);
  352. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  353. outl(tmp|0x800, emu->port + HCFG);
  354. udelay(50);
  355. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  356. emu->tos_link = 1;
  357. outl(tmp, emu->port + HCFG);
  358. }
  359. }
  360. }
  361. #endif
  362. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  363. }
  364. int snd_emu10k1_done(struct snd_emu10k1 *emu)
  365. {
  366. int ch;
  367. outl(0, emu->port + INTE);
  368. /*
  369. * Shutdown the chip
  370. */
  371. for (ch = 0; ch < NUM_G; ch++)
  372. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  373. for (ch = 0; ch < NUM_G; ch++) {
  374. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  375. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  376. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  377. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  378. }
  379. /* reset recording buffers */
  380. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  381. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  382. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  383. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  384. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  385. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  386. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  387. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  388. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  389. if (emu->audigy)
  390. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  391. else
  392. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  393. /* disable channel interrupt */
  394. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  395. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  396. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  397. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  398. /* disable audio and lock cache */
  399. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  400. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  401. return 0;
  402. }
  403. /*************************************************************************
  404. * ECARD functional implementation
  405. *************************************************************************/
  406. /* In A1 Silicon, these bits are in the HC register */
  407. #define HOOKN_BIT (1L << 12)
  408. #define HANDN_BIT (1L << 11)
  409. #define PULSEN_BIT (1L << 10)
  410. #define EC_GDI1 (1 << 13)
  411. #define EC_GDI0 (1 << 14)
  412. #define EC_NUM_CONTROL_BITS 20
  413. #define EC_AC3_DATA_SELN 0x0001L
  414. #define EC_EE_DATA_SEL 0x0002L
  415. #define EC_EE_CNTRL_SELN 0x0004L
  416. #define EC_EECLK 0x0008L
  417. #define EC_EECS 0x0010L
  418. #define EC_EESDO 0x0020L
  419. #define EC_TRIM_CSN 0x0040L
  420. #define EC_TRIM_SCLK 0x0080L
  421. #define EC_TRIM_SDATA 0x0100L
  422. #define EC_TRIM_MUTEN 0x0200L
  423. #define EC_ADCCAL 0x0400L
  424. #define EC_ADCRSTN 0x0800L
  425. #define EC_DACCAL 0x1000L
  426. #define EC_DACMUTEN 0x2000L
  427. #define EC_LEDN 0x4000L
  428. #define EC_SPDIF0_SEL_SHIFT 15
  429. #define EC_SPDIF1_SEL_SHIFT 17
  430. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  431. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  432. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  433. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  434. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  435. * be incremented any time the EEPROM's
  436. * format is changed. */
  437. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  438. /* Addresses for special values stored in to EEPROM */
  439. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  440. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  441. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  442. #define EC_LAST_PROMFILE_ADDR 0x2f
  443. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  444. * can be up to 30 characters in length
  445. * and is stored as a NULL-terminated
  446. * ASCII string. Any unused bytes must be
  447. * filled with zeros */
  448. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  449. /* Most of this stuff is pretty self-evident. According to the hardware
  450. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  451. * offset problem. Weird.
  452. */
  453. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  454. EC_TRIM_CSN)
  455. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  456. #define EC_DEFAULT_SPDIF0_SEL 0x0
  457. #define EC_DEFAULT_SPDIF1_SEL 0x4
  458. /**************************************************************************
  459. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  460. * control latch will is loaded bit-serially by toggling the Modem control
  461. * lines from function 2 on the E8010. This function hides these details
  462. * and presents the illusion that we are actually writing to a distinct
  463. * register.
  464. */
  465. static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
  466. {
  467. unsigned short count;
  468. unsigned int data;
  469. unsigned long hc_port;
  470. unsigned int hc_value;
  471. hc_port = emu->port + HCFG;
  472. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  473. outl(hc_value, hc_port);
  474. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  475. /* Set up the value */
  476. data = ((value & 0x1) ? PULSEN_BIT : 0);
  477. value >>= 1;
  478. outl(hc_value | data, hc_port);
  479. /* Clock the shift register */
  480. outl(hc_value | data | HANDN_BIT, hc_port);
  481. outl(hc_value | data, hc_port);
  482. }
  483. /* Latch the bits */
  484. outl(hc_value | HOOKN_BIT, hc_port);
  485. outl(hc_value, hc_port);
  486. }
  487. /**************************************************************************
  488. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  489. * trim value consists of a 16bit value which is composed of two
  490. * 8 bit gain/trim values, one for the left channel and one for the
  491. * right channel. The following table maps from the Gain/Attenuation
  492. * value in decibels into the corresponding bit pattern for a single
  493. * channel.
  494. */
  495. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
  496. unsigned short gain)
  497. {
  498. unsigned int bit;
  499. /* Enable writing to the TRIM registers */
  500. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  501. /* Do it again to insure that we meet hold time requirements */
  502. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  503. for (bit = (1 << 15); bit; bit >>= 1) {
  504. unsigned int value;
  505. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  506. if (gain & bit)
  507. value |= EC_TRIM_SDATA;
  508. /* Clock the bit */
  509. snd_emu10k1_ecard_write(emu, value);
  510. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  511. snd_emu10k1_ecard_write(emu, value);
  512. }
  513. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  514. }
  515. static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
  516. {
  517. unsigned int hc_value;
  518. /* Set up the initial settings */
  519. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  520. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  521. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  522. /* Step 0: Set the codec type in the hardware control register
  523. * and enable audio output */
  524. hc_value = inl(emu->port + HCFG);
  525. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  526. inl(emu->port + HCFG);
  527. /* Step 1: Turn off the led and deassert TRIM_CS */
  528. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  529. /* Step 2: Calibrate the ADC and DAC */
  530. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  531. /* Step 3: Wait for awhile; XXX We can't get away with this
  532. * under a real operating system; we'll need to block and wait that
  533. * way. */
  534. snd_emu10k1_wait(emu, 48000);
  535. /* Step 4: Switch off the DAC and ADC calibration. Note
  536. * That ADC_CAL is actually an inverted signal, so we assert
  537. * it here to stop calibration. */
  538. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  539. /* Step 4: Switch into run mode */
  540. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  541. /* Step 5: Set the analog input gain */
  542. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  543. return 0;
  544. }
  545. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
  546. {
  547. unsigned long special_port;
  548. unsigned int value;
  549. /* Special initialisation routine
  550. * before the rest of the IO-Ports become active.
  551. */
  552. special_port = emu->port + 0x38;
  553. value = inl(special_port);
  554. outl(0x00d00000, special_port);
  555. value = inl(special_port);
  556. outl(0x00d00001, special_port);
  557. value = inl(special_port);
  558. outl(0x00d0005f, special_port);
  559. value = inl(special_port);
  560. outl(0x00d0007f, special_port);
  561. value = inl(special_port);
  562. outl(0x0090007f, special_port);
  563. value = inl(special_port);
  564. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  565. /* Delay to give time for ADC chip to switch on. It needs 113ms */
  566. msleep(200);
  567. return 0;
  568. }
  569. static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu, const char *filename)
  570. {
  571. int err;
  572. int n, i;
  573. int reg;
  574. int value;
  575. unsigned int write_post;
  576. unsigned long flags;
  577. const struct firmware *fw_entry;
  578. err = request_firmware(&fw_entry, filename, &emu->pci->dev);
  579. if (err != 0) {
  580. snd_printk(KERN_ERR "firmware: %s not found. Err = %d\n", filename, err);
  581. return err;
  582. }
  583. snd_printk(KERN_INFO "firmware size = 0x%zx\n", fw_entry->size);
  584. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  585. /* GPIO7 -> FPGA PGMN
  586. * GPIO6 -> FPGA CCLK
  587. * GPIO5 -> FPGA DIN
  588. * FPGA CONFIG OFF -> FPGA PGMN
  589. */
  590. spin_lock_irqsave(&emu->emu_lock, flags);
  591. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  592. write_post = inl(emu->port + A_IOCFG);
  593. udelay(100);
  594. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  595. write_post = inl(emu->port + A_IOCFG);
  596. udelay(100); /* Allow FPGA memory to clean */
  597. for (n = 0; n < fw_entry->size; n++) {
  598. value = fw_entry->data[n];
  599. for (i = 0; i < 8; i++) {
  600. reg = 0x80;
  601. if (value & 0x1)
  602. reg = reg | 0x20;
  603. value = value >> 1;
  604. outl(reg, emu->port + A_IOCFG);
  605. write_post = inl(emu->port + A_IOCFG);
  606. outl(reg | 0x40, emu->port + A_IOCFG);
  607. write_post = inl(emu->port + A_IOCFG);
  608. }
  609. }
  610. /* After programming, set GPIO bit 4 high again. */
  611. outl(0x10, emu->port + A_IOCFG);
  612. write_post = inl(emu->port + A_IOCFG);
  613. spin_unlock_irqrestore(&emu->emu_lock, flags);
  614. release_firmware(fw_entry);
  615. return 0;
  616. }
  617. static int emu1010_firmware_thread(void *data)
  618. {
  619. struct snd_emu10k1 *emu = data;
  620. u32 tmp, tmp2, reg;
  621. int err;
  622. for (;;) {
  623. /* Delay to allow Audio Dock to settle */
  624. msleep_interruptible(1000);
  625. if (kthread_should_stop())
  626. break;
  627. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
  628. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
  629. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  630. /* Audio Dock attached */
  631. /* Return to Audio Dock programming mode */
  632. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  633. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK);
  634. if (emu->card_capabilities->emu_model ==
  635. EMU_MODEL_EMU1010) {
  636. err = snd_emu1010_load_firmware(emu, DOCK_FILENAME);
  637. if (err != 0)
  638. continue;
  639. } else if (emu->card_capabilities->emu_model ==
  640. EMU_MODEL_EMU1010B) {
  641. err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME);
  642. if (err != 0)
  643. continue;
  644. } else if (emu->card_capabilities->emu_model ==
  645. EMU_MODEL_EMU1616) {
  646. err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME);
  647. if (err != 0)
  648. continue;
  649. }
  650. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
  651. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg);
  652. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n", reg);
  653. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  654. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  655. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", reg);
  656. if ((reg & 0x1f) != 0x15) {
  657. /* FPGA failed to be programmed */
  658. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n", reg);
  659. continue;
  660. }
  661. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  662. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
  663. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
  664. snd_printk(KERN_INFO "Audio Dock ver: %u.%u\n",
  665. tmp, tmp2);
  666. /* Sync clocking between 1010 and Dock */
  667. /* Allow DLL to settle */
  668. msleep(10);
  669. /* Unmute all. Default is muted after a firmware load */
  670. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  671. }
  672. }
  673. snd_printk(KERN_INFO "emu1010: firmware thread stopping\n");
  674. return 0;
  675. }
  676. /*
  677. * EMU-1010 - details found out from this driver, official MS Win drivers,
  678. * testing the card:
  679. *
  680. * Audigy2 (aka Alice2):
  681. * ---------------------
  682. * * communication over PCI
  683. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  684. * to 2 x 16-bit, using internal DSP instructions
  685. * * slave mode, clock supplied by HANA
  686. * * linked to HANA using:
  687. * 32 x 32-bit serial EMU32 output channels
  688. * 16 x EMU32 input channels
  689. * (?) x I2S I/O channels (?)
  690. *
  691. * FPGA (aka HANA):
  692. * ---------------
  693. * * provides all (?) physical inputs and outputs of the card
  694. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  695. * * provides clock signal for the card and Alice2
  696. * * two crystals - for 44.1kHz and 48kHz multiples
  697. * * provides internal routing of signal sources to signal destinations
  698. * * inputs/outputs to Alice2 - see above
  699. *
  700. * Current status of the driver:
  701. * ----------------------------
  702. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  703. * * PCM device nb. 2:
  704. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  705. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  706. */
  707. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
  708. {
  709. unsigned int i;
  710. u32 tmp, tmp2, reg;
  711. int err;
  712. const char *filename = NULL;
  713. snd_printk(KERN_INFO "emu1010: Special config.\n");
  714. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  715. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  716. * Mute all codecs.
  717. */
  718. outl(0x0005a00c, emu->port + HCFG);
  719. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  720. * Lock Tank Memory Cache,
  721. * Mute all codecs.
  722. */
  723. outl(0x0005a004, emu->port + HCFG);
  724. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  725. * Mute all codecs.
  726. */
  727. outl(0x0005a000, emu->port + HCFG);
  728. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  729. * Mute all codecs.
  730. */
  731. outl(0x0005a000, emu->port + HCFG);
  732. /* Disable 48Volt power to Audio Dock */
  733. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  734. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  735. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  736. snd_printdd("reg1 = 0x%x\n", reg);
  737. if ((reg & 0x3f) == 0x15) {
  738. /* FPGA netlist already present so clear it */
  739. /* Return to programming mode */
  740. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
  741. }
  742. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  743. snd_printdd("reg2 = 0x%x\n", reg);
  744. if ((reg & 0x3f) == 0x15) {
  745. /* FPGA failed to return to programming mode */
  746. snd_printk(KERN_INFO "emu1010: FPGA failed to return to programming mode\n");
  747. return -ENODEV;
  748. }
  749. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID = 0x%x\n", reg);
  750. switch (emu->card_capabilities->emu_model) {
  751. case EMU_MODEL_EMU1010:
  752. filename = HANA_FILENAME;
  753. break;
  754. case EMU_MODEL_EMU1010B:
  755. filename = EMU1010B_FILENAME;
  756. break;
  757. case EMU_MODEL_EMU1616:
  758. filename = EMU1010_NOTEBOOK_FILENAME;
  759. break;
  760. case EMU_MODEL_EMU0404:
  761. filename = EMU0404_FILENAME;
  762. break;
  763. default:
  764. filename = NULL;
  765. return -ENODEV;
  766. break;
  767. }
  768. snd_printk(KERN_INFO "emu1010: filename %s testing\n", filename);
  769. err = snd_emu1010_load_firmware(emu, filename);
  770. if (err != 0) {
  771. snd_printk(
  772. KERN_INFO "emu1010: Loading Firmware file %s failed\n",
  773. filename);
  774. return err;
  775. }
  776. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  777. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  778. if ((reg & 0x3f) != 0x15) {
  779. /* FPGA failed to be programmed */
  780. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n", reg);
  781. return -ENODEV;
  782. }
  783. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  784. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
  785. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
  786. snd_printk(KERN_INFO "emu1010: Hana version: %u.%u\n", tmp, tmp2);
  787. /* Enable 48Volt power to Audio Dock */
  788. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
  789. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  790. snd_printk(KERN_INFO "emu1010: Card options = 0x%x\n", reg);
  791. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  792. snd_printk(KERN_INFO "emu1010: Card options = 0x%x\n", reg);
  793. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
  794. /* Optical -> ADAT I/O */
  795. /* 0 : SPDIF
  796. * 1 : ADAT
  797. */
  798. emu->emu1010.optical_in = 1; /* IN_ADAT */
  799. emu->emu1010.optical_out = 1; /* IN_ADAT */
  800. tmp = 0;
  801. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  802. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  803. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
  804. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
  805. /* Set no attenuation on Audio Dock pads. */
  806. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
  807. emu->emu1010.adc_pads = 0x00;
  808. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  809. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  810. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  811. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  812. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
  813. /* DAC PADs. */
  814. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
  815. emu->emu1010.dac_pads = 0x0f;
  816. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  817. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  818. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  819. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  820. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
  821. /* MIDI routing */
  822. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
  823. /* Unknown. */
  824. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
  825. /* IRQ Enable: All on */
  826. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
  827. /* IRQ Enable: All off */
  828. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
  829. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  830. snd_printk(KERN_INFO "emu1010: Card options3 = 0x%x\n", reg);
  831. /* Default WCLK set to 48kHz. */
  832. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
  833. /* Word Clock source, Internal 48kHz x1 */
  834. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  835. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  836. /* Audio Dock LEDs. */
  837. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  838. #if 0
  839. /* For 96kHz */
  840. snd_emu1010_fpga_link_dst_src_write(emu,
  841. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  842. snd_emu1010_fpga_link_dst_src_write(emu,
  843. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  844. snd_emu1010_fpga_link_dst_src_write(emu,
  845. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  846. snd_emu1010_fpga_link_dst_src_write(emu,
  847. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  848. #endif
  849. #if 0
  850. /* For 192kHz */
  851. snd_emu1010_fpga_link_dst_src_write(emu,
  852. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  853. snd_emu1010_fpga_link_dst_src_write(emu,
  854. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  855. snd_emu1010_fpga_link_dst_src_write(emu,
  856. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  857. snd_emu1010_fpga_link_dst_src_write(emu,
  858. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  859. snd_emu1010_fpga_link_dst_src_write(emu,
  860. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  861. snd_emu1010_fpga_link_dst_src_write(emu,
  862. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  863. snd_emu1010_fpga_link_dst_src_write(emu,
  864. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  865. snd_emu1010_fpga_link_dst_src_write(emu,
  866. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  867. #endif
  868. #if 1
  869. /* For 48kHz */
  870. snd_emu1010_fpga_link_dst_src_write(emu,
  871. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  872. snd_emu1010_fpga_link_dst_src_write(emu,
  873. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  874. snd_emu1010_fpga_link_dst_src_write(emu,
  875. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  876. snd_emu1010_fpga_link_dst_src_write(emu,
  877. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  878. snd_emu1010_fpga_link_dst_src_write(emu,
  879. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  880. snd_emu1010_fpga_link_dst_src_write(emu,
  881. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  882. snd_emu1010_fpga_link_dst_src_write(emu,
  883. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  884. snd_emu1010_fpga_link_dst_src_write(emu,
  885. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  886. /* Pavel Hofman - setting defaults for 8 more capture channels
  887. * Defaults only, users will set their own values anyways, let's
  888. * just copy/paste.
  889. */
  890. snd_emu1010_fpga_link_dst_src_write(emu,
  891. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  892. snd_emu1010_fpga_link_dst_src_write(emu,
  893. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  894. snd_emu1010_fpga_link_dst_src_write(emu,
  895. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  896. snd_emu1010_fpga_link_dst_src_write(emu,
  897. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  898. snd_emu1010_fpga_link_dst_src_write(emu,
  899. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  900. snd_emu1010_fpga_link_dst_src_write(emu,
  901. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  902. snd_emu1010_fpga_link_dst_src_write(emu,
  903. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  904. snd_emu1010_fpga_link_dst_src_write(emu,
  905. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  906. #endif
  907. #if 0
  908. /* Original */
  909. snd_emu1010_fpga_link_dst_src_write(emu,
  910. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  911. snd_emu1010_fpga_link_dst_src_write(emu,
  912. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  913. snd_emu1010_fpga_link_dst_src_write(emu,
  914. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  915. snd_emu1010_fpga_link_dst_src_write(emu,
  916. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  917. snd_emu1010_fpga_link_dst_src_write(emu,
  918. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  919. snd_emu1010_fpga_link_dst_src_write(emu,
  920. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  921. snd_emu1010_fpga_link_dst_src_write(emu,
  922. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  923. snd_emu1010_fpga_link_dst_src_write(emu,
  924. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  925. snd_emu1010_fpga_link_dst_src_write(emu,
  926. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  927. snd_emu1010_fpga_link_dst_src_write(emu,
  928. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  929. snd_emu1010_fpga_link_dst_src_write(emu,
  930. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  931. snd_emu1010_fpga_link_dst_src_write(emu,
  932. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  933. #endif
  934. for (i = 0; i < 0x20; i++) {
  935. /* AudioDock Elink <- Silence */
  936. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
  937. }
  938. for (i = 0; i < 4; i++) {
  939. /* Hana SPDIF Out <- Silence */
  940. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
  941. }
  942. for (i = 0; i < 7; i++) {
  943. /* Hamoa DAC <- Silence */
  944. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
  945. }
  946. for (i = 0; i < 7; i++) {
  947. /* Hana ADAT Out <- Silence */
  948. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  949. }
  950. snd_emu1010_fpga_link_dst_src_write(emu,
  951. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  952. snd_emu1010_fpga_link_dst_src_write(emu,
  953. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  954. snd_emu1010_fpga_link_dst_src_write(emu,
  955. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  956. snd_emu1010_fpga_link_dst_src_write(emu,
  957. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  958. snd_emu1010_fpga_link_dst_src_write(emu,
  959. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  960. snd_emu1010_fpga_link_dst_src_write(emu,
  961. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  962. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
  963. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  964. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  965. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  966. * Mute all codecs.
  967. */
  968. outl(0x0000a000, emu->port + HCFG);
  969. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  970. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  971. * Un-Mute all codecs.
  972. */
  973. outl(0x0000a001, emu->port + HCFG);
  974. /* Initial boot complete. Now patches */
  975. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  976. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  977. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  978. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  979. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  980. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  981. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  982. /* Start Micro/Audio Dock firmware loader thread */
  983. if (!emu->emu1010.firmware_thread) {
  984. emu->emu1010.firmware_thread =
  985. kthread_create(emu1010_firmware_thread, emu,
  986. "emu1010_firmware");
  987. wake_up_process(emu->emu1010.firmware_thread);
  988. }
  989. #if 0
  990. snd_emu1010_fpga_link_dst_src_write(emu,
  991. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  992. snd_emu1010_fpga_link_dst_src_write(emu,
  993. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  994. snd_emu1010_fpga_link_dst_src_write(emu,
  995. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  996. snd_emu1010_fpga_link_dst_src_write(emu,
  997. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  998. #endif
  999. /* Default outputs */
  1000. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
  1001. /* 1616(M) cardbus default outputs */
  1002. /* ALICE2 bus 0xa0 */
  1003. snd_emu1010_fpga_link_dst_src_write(emu,
  1004. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1005. emu->emu1010.output_source[0] = 17;
  1006. snd_emu1010_fpga_link_dst_src_write(emu,
  1007. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1008. emu->emu1010.output_source[1] = 18;
  1009. snd_emu1010_fpga_link_dst_src_write(emu,
  1010. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1011. emu->emu1010.output_source[2] = 19;
  1012. snd_emu1010_fpga_link_dst_src_write(emu,
  1013. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1014. emu->emu1010.output_source[3] = 20;
  1015. snd_emu1010_fpga_link_dst_src_write(emu,
  1016. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1017. emu->emu1010.output_source[4] = 21;
  1018. snd_emu1010_fpga_link_dst_src_write(emu,
  1019. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1020. emu->emu1010.output_source[5] = 22;
  1021. /* ALICE2 bus 0xa0 */
  1022. snd_emu1010_fpga_link_dst_src_write(emu,
  1023. EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
  1024. emu->emu1010.output_source[16] = 17;
  1025. snd_emu1010_fpga_link_dst_src_write(emu,
  1026. EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
  1027. emu->emu1010.output_source[17] = 18;
  1028. } else {
  1029. /* ALICE2 bus 0xa0 */
  1030. snd_emu1010_fpga_link_dst_src_write(emu,
  1031. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1032. emu->emu1010.output_source[0] = 21;
  1033. snd_emu1010_fpga_link_dst_src_write(emu,
  1034. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1035. emu->emu1010.output_source[1] = 22;
  1036. snd_emu1010_fpga_link_dst_src_write(emu,
  1037. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1038. emu->emu1010.output_source[2] = 23;
  1039. snd_emu1010_fpga_link_dst_src_write(emu,
  1040. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1041. emu->emu1010.output_source[3] = 24;
  1042. snd_emu1010_fpga_link_dst_src_write(emu,
  1043. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1044. emu->emu1010.output_source[4] = 25;
  1045. snd_emu1010_fpga_link_dst_src_write(emu,
  1046. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1047. emu->emu1010.output_source[5] = 26;
  1048. snd_emu1010_fpga_link_dst_src_write(emu,
  1049. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  1050. emu->emu1010.output_source[6] = 27;
  1051. snd_emu1010_fpga_link_dst_src_write(emu,
  1052. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  1053. emu->emu1010.output_source[7] = 28;
  1054. /* ALICE2 bus 0xa0 */
  1055. snd_emu1010_fpga_link_dst_src_write(emu,
  1056. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1057. emu->emu1010.output_source[8] = 21;
  1058. snd_emu1010_fpga_link_dst_src_write(emu,
  1059. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1060. emu->emu1010.output_source[9] = 22;
  1061. /* ALICE2 bus 0xa0 */
  1062. snd_emu1010_fpga_link_dst_src_write(emu,
  1063. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1064. emu->emu1010.output_source[10] = 21;
  1065. snd_emu1010_fpga_link_dst_src_write(emu,
  1066. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1067. emu->emu1010.output_source[11] = 22;
  1068. /* ALICE2 bus 0xa0 */
  1069. snd_emu1010_fpga_link_dst_src_write(emu,
  1070. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1071. emu->emu1010.output_source[12] = 21;
  1072. snd_emu1010_fpga_link_dst_src_write(emu,
  1073. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1074. emu->emu1010.output_source[13] = 22;
  1075. /* ALICE2 bus 0xa0 */
  1076. snd_emu1010_fpga_link_dst_src_write(emu,
  1077. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1078. emu->emu1010.output_source[14] = 21;
  1079. snd_emu1010_fpga_link_dst_src_write(emu,
  1080. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1081. emu->emu1010.output_source[15] = 22;
  1082. /* ALICE2 bus 0xa0 */
  1083. snd_emu1010_fpga_link_dst_src_write(emu,
  1084. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
  1085. emu->emu1010.output_source[16] = 21;
  1086. snd_emu1010_fpga_link_dst_src_write(emu,
  1087. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1088. emu->emu1010.output_source[17] = 22;
  1089. snd_emu1010_fpga_link_dst_src_write(emu,
  1090. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1091. emu->emu1010.output_source[18] = 23;
  1092. snd_emu1010_fpga_link_dst_src_write(emu,
  1093. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1094. emu->emu1010.output_source[19] = 24;
  1095. snd_emu1010_fpga_link_dst_src_write(emu,
  1096. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1097. emu->emu1010.output_source[20] = 25;
  1098. snd_emu1010_fpga_link_dst_src_write(emu,
  1099. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1100. emu->emu1010.output_source[21] = 26;
  1101. snd_emu1010_fpga_link_dst_src_write(emu,
  1102. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1103. emu->emu1010.output_source[22] = 27;
  1104. snd_emu1010_fpga_link_dst_src_write(emu,
  1105. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1106. emu->emu1010.output_source[23] = 28;
  1107. }
  1108. /* TEMP: Select SPDIF in/out */
  1109. /* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
  1110. /* TEMP: Select 48kHz SPDIF out */
  1111. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1112. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1113. /* Word Clock source, Internal 48kHz x1 */
  1114. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  1115. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  1116. emu->emu1010.internal_clock = 1; /* 48000 */
  1117. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
  1118. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1119. /* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
  1120. /* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
  1121. /* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
  1122. return 0;
  1123. }
  1124. /*
  1125. * Create the EMU10K1 instance
  1126. */
  1127. #ifdef CONFIG_PM
  1128. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1129. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1130. #endif
  1131. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1132. {
  1133. if (emu->port) { /* avoid access to already used hardware */
  1134. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1135. snd_emu10k1_done(emu);
  1136. snd_emu10k1_free_efx(emu);
  1137. }
  1138. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
  1139. /* Disable 48Volt power to Audio Dock */
  1140. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  1141. }
  1142. if (emu->emu1010.firmware_thread)
  1143. kthread_stop(emu->emu1010.firmware_thread);
  1144. if (emu->irq >= 0)
  1145. free_irq(emu->irq, emu);
  1146. /* remove reserved page */
  1147. if (emu->reserved_page) {
  1148. snd_emu10k1_synth_free(emu,
  1149. (struct snd_util_memblk *)emu->reserved_page);
  1150. emu->reserved_page = NULL;
  1151. }
  1152. if (emu->memhdr)
  1153. snd_util_memhdr_free(emu->memhdr);
  1154. if (emu->silent_page.area)
  1155. snd_dma_free_pages(&emu->silent_page);
  1156. if (emu->ptb_pages.area)
  1157. snd_dma_free_pages(&emu->ptb_pages);
  1158. vfree(emu->page_ptr_table);
  1159. vfree(emu->page_addr_table);
  1160. #ifdef CONFIG_PM
  1161. free_pm_buffer(emu);
  1162. #endif
  1163. if (emu->port)
  1164. pci_release_regions(emu->pci);
  1165. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1166. snd_p16v_free(emu);
  1167. pci_disable_device(emu->pci);
  1168. kfree(emu);
  1169. return 0;
  1170. }
  1171. static int snd_emu10k1_dev_free(struct snd_device *device)
  1172. {
  1173. struct snd_emu10k1 *emu = device->device_data;
  1174. return snd_emu10k1_free(emu);
  1175. }
  1176. static struct snd_emu_chip_details emu_chip_details[] = {
  1177. /* Audigy4 (Not PRO) SB0610 */
  1178. /* Tested by James@superbug.co.uk 4th April 2006 */
  1179. /* A_IOCFG bits
  1180. * Output
  1181. * 0: ?
  1182. * 1: ?
  1183. * 2: ?
  1184. * 3: 0 - Digital Out, 1 - Line in
  1185. * 4: ?
  1186. * 5: ?
  1187. * 6: ?
  1188. * 7: ?
  1189. * Input
  1190. * 8: ?
  1191. * 9: ?
  1192. * A: Green jack sense (Front)
  1193. * B: ?
  1194. * C: Black jack sense (Rear/Side Right)
  1195. * D: Yellow jack sense (Center/LFE/Side Left)
  1196. * E: ?
  1197. * F: ?
  1198. *
  1199. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1200. * 0 - Digital Out
  1201. * 1 - Line in
  1202. */
  1203. /* Mic input not tested.
  1204. * Analog CD input not tested
  1205. * Digital Out not tested.
  1206. * Line in working.
  1207. * Audio output 5.1 working. Side outputs not working.
  1208. */
  1209. /* DSP: CA10300-IAT LF
  1210. * DAC: Cirrus Logic CS4382-KQZ
  1211. * ADC: Philips 1361T
  1212. * AC97: Sigmatel STAC9750
  1213. * CA0151: None
  1214. */
  1215. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1216. .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
  1217. .id = "Audigy2",
  1218. .emu10k2_chip = 1,
  1219. .ca0108_chip = 1,
  1220. .spk71 = 1,
  1221. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1222. .ac97_chip = 1} ,
  1223. /* Audigy 2 Value AC3 out does not work yet.
  1224. * Need to find out how to turn off interpolators.
  1225. */
  1226. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1227. /* DSP: CA0108-IAT
  1228. * DAC: CS4382-KQ
  1229. * ADC: Philips 1361T
  1230. * AC97: STAC9750
  1231. * CA0151: None
  1232. */
  1233. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1234. .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
  1235. .id = "Audigy2",
  1236. .emu10k2_chip = 1,
  1237. .ca0108_chip = 1,
  1238. .spk71 = 1,
  1239. .ac97_chip = 1} ,
  1240. /* Audigy 2 ZS Notebook Cardbus card.*/
  1241. /* Tested by James@superbug.co.uk 6th November 2006 */
  1242. /* Audio output 7.1/Headphones working.
  1243. * Digital output working. (AC3 not checked, only PCM)
  1244. * Audio Mic/Line inputs working.
  1245. * Digital input not tested.
  1246. */
  1247. /* DSP: Tina2
  1248. * DAC: Wolfson WM8768/WM8568
  1249. * ADC: Wolfson WM8775
  1250. * AC97: None
  1251. * CA0151: None
  1252. */
  1253. /* Tested by James@superbug.co.uk 4th April 2006 */
  1254. /* A_IOCFG bits
  1255. * Output
  1256. * 0: Not Used
  1257. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1258. * 2: Analog input 0 = line in, 1 = mic in
  1259. * 3: Not Used
  1260. * 4: Digital output 0 = off, 1 = on.
  1261. * 5: Not Used
  1262. * 6: Not Used
  1263. * 7: Not Used
  1264. * Input
  1265. * All bits 1 (0x3fxx) means nothing plugged in.
  1266. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1267. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1268. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1269. * E-F: Always 0
  1270. *
  1271. */
  1272. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1273. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1274. .id = "Audigy2",
  1275. .emu10k2_chip = 1,
  1276. .ca0108_chip = 1,
  1277. .ca_cardbus_chip = 1,
  1278. .spi_dac = 1,
  1279. .i2c_adc = 1,
  1280. .spk71 = 1} ,
  1281. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1282. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1283. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1284. .id = "EMU1010",
  1285. .emu10k2_chip = 1,
  1286. .ca0108_chip = 1,
  1287. .ca_cardbus_chip = 1,
  1288. .spk71 = 1 ,
  1289. .emu_model = EMU_MODEL_EMU1616},
  1290. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1291. /* This is MAEM8960, 0202 is MAEM 8980 */
  1292. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1293. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
  1294. .id = "EMU1010",
  1295. .emu10k2_chip = 1,
  1296. .ca0108_chip = 1,
  1297. .spk71 = 1,
  1298. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
  1299. /* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
  1300. /* This is MAEM8986, 0202 is MAEM8980 */
  1301. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
  1302. .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
  1303. .id = "EMU1010",
  1304. .emu10k2_chip = 1,
  1305. .ca0108_chip = 1,
  1306. .spk71 = 1,
  1307. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
  1308. /* Tested by James@superbug.co.uk 8th July 2005. */
  1309. /* This is MAEM8810, 0202 is MAEM8820 */
  1310. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1311. .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
  1312. .id = "EMU1010",
  1313. .emu10k2_chip = 1,
  1314. .ca0102_chip = 1,
  1315. .spk71 = 1,
  1316. .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
  1317. /* EMU0404b */
  1318. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
  1319. .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
  1320. .id = "EMU0404",
  1321. .emu10k2_chip = 1,
  1322. .ca0108_chip = 1,
  1323. .spk71 = 1,
  1324. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
  1325. /* Tested by James@superbug.co.uk 20-3-2007. */
  1326. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
  1327. .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
  1328. .id = "EMU0404",
  1329. .emu10k2_chip = 1,
  1330. .ca0102_chip = 1,
  1331. .spk71 = 1,
  1332. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1333. /* EMU0404 PCIe */
  1334. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
  1335. .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
  1336. .id = "EMU0404",
  1337. .emu10k2_chip = 1,
  1338. .ca0108_chip = 1,
  1339. .spk71 = 1,
  1340. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
  1341. /* Note that all E-mu cards require kernel 2.6 or newer. */
  1342. {.vendor = 0x1102, .device = 0x0008,
  1343. .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
  1344. .id = "Audigy2",
  1345. .emu10k2_chip = 1,
  1346. .ca0108_chip = 1,
  1347. .ac97_chip = 1} ,
  1348. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1349. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1350. .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
  1351. .id = "Audigy2",
  1352. .emu10k2_chip = 1,
  1353. .ca0102_chip = 1,
  1354. .ca0151_chip = 1,
  1355. .spk71 = 1,
  1356. .spdif_bug = 1,
  1357. .ac97_chip = 1} ,
  1358. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1359. /* The 0x20061102 does have SB0350 written on it
  1360. * Just like 0x20021102
  1361. */
  1362. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1363. .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
  1364. .id = "Audigy2",
  1365. .emu10k2_chip = 1,
  1366. .ca0102_chip = 1,
  1367. .ca0151_chip = 1,
  1368. .spk71 = 1,
  1369. .spdif_bug = 1,
  1370. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1371. .ac97_chip = 1} ,
  1372. /* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
  1373. Creative's Windows driver */
  1374. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
  1375. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
  1376. .id = "Audigy2",
  1377. .emu10k2_chip = 1,
  1378. .ca0102_chip = 1,
  1379. .ca0151_chip = 1,
  1380. .spk71 = 1,
  1381. .spdif_bug = 1,
  1382. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1383. .ac97_chip = 1} ,
  1384. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1385. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
  1386. .id = "Audigy2",
  1387. .emu10k2_chip = 1,
  1388. .ca0102_chip = 1,
  1389. .ca0151_chip = 1,
  1390. .spk71 = 1,
  1391. .spdif_bug = 1,
  1392. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1393. .ac97_chip = 1} ,
  1394. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1395. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
  1396. .id = "Audigy2",
  1397. .emu10k2_chip = 1,
  1398. .ca0102_chip = 1,
  1399. .ca0151_chip = 1,
  1400. .spk71 = 1,
  1401. .spdif_bug = 1,
  1402. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1403. .ac97_chip = 1} ,
  1404. /* Audigy 2 */
  1405. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1406. /* DSP: CA0102-IAT
  1407. * DAC: CS4382-KQ
  1408. * ADC: Philips 1361T
  1409. * AC97: STAC9721
  1410. * CA0151: Yes
  1411. */
  1412. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1413. .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
  1414. .id = "Audigy2",
  1415. .emu10k2_chip = 1,
  1416. .ca0102_chip = 1,
  1417. .ca0151_chip = 1,
  1418. .spk71 = 1,
  1419. .spdif_bug = 1,
  1420. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1421. .ac97_chip = 1} ,
  1422. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1423. .driver = "Audigy2", .name = "Audigy 2 Platinum EX [SB0280]",
  1424. .id = "Audigy2",
  1425. .emu10k2_chip = 1,
  1426. .ca0102_chip = 1,
  1427. .ca0151_chip = 1,
  1428. .spk71 = 1,
  1429. .spdif_bug = 1} ,
  1430. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1431. /* See ALSA bug#1365 */
  1432. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1433. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
  1434. .id = "Audigy2",
  1435. .emu10k2_chip = 1,
  1436. .ca0102_chip = 1,
  1437. .ca0151_chip = 1,
  1438. .spk71 = 1,
  1439. .spdif_bug = 1,
  1440. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1441. .ac97_chip = 1} ,
  1442. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1443. .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
  1444. .id = "Audigy2",
  1445. .emu10k2_chip = 1,
  1446. .ca0102_chip = 1,
  1447. .ca0151_chip = 1,
  1448. .spk71 = 1,
  1449. .spdif_bug = 1,
  1450. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1451. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1452. .ac97_chip = 1} ,
  1453. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1454. .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
  1455. .id = "Audigy2",
  1456. .emu10k2_chip = 1,
  1457. .ca0102_chip = 1,
  1458. .ca0151_chip = 1,
  1459. .spdif_bug = 1,
  1460. .ac97_chip = 1} ,
  1461. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1462. .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
  1463. .id = "Audigy",
  1464. .emu10k2_chip = 1,
  1465. .ca0102_chip = 1,
  1466. .ac97_chip = 1} ,
  1467. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1468. .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
  1469. .id = "Audigy",
  1470. .emu10k2_chip = 1,
  1471. .ca0102_chip = 1,
  1472. .spdif_bug = 1,
  1473. .ac97_chip = 1} ,
  1474. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1475. .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
  1476. .id = "Audigy",
  1477. .emu10k2_chip = 1,
  1478. .ca0102_chip = 1,
  1479. .ac97_chip = 1} ,
  1480. {.vendor = 0x1102, .device = 0x0004,
  1481. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1482. .id = "Audigy",
  1483. .emu10k2_chip = 1,
  1484. .ca0102_chip = 1,
  1485. .ac97_chip = 1} ,
  1486. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1487. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1488. .id = "Live",
  1489. .emu10k1_chip = 1,
  1490. .ac97_chip = 1,
  1491. .sblive51 = 1} ,
  1492. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
  1493. .driver = "EMU10K1", .name = "SB Live! [SB0105]",
  1494. .id = "Live",
  1495. .emu10k1_chip = 1,
  1496. .ac97_chip = 1,
  1497. .sblive51 = 1} ,
  1498. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
  1499. .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
  1500. .id = "Live",
  1501. .emu10k1_chip = 1,
  1502. .ac97_chip = 1,
  1503. .sblive51 = 1} ,
  1504. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1505. .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
  1506. .id = "Live",
  1507. .emu10k1_chip = 1,
  1508. .ac97_chip = 1,
  1509. .sblive51 = 1} ,
  1510. /* Tested by ALSA bug#1680 26th December 2005 */
  1511. /* note: It really has SB0220 written on the card, */
  1512. /* but it's SB0228 according to kx.inf */
  1513. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1514. .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
  1515. .id = "Live",
  1516. .emu10k1_chip = 1,
  1517. .ac97_chip = 1,
  1518. .sblive51 = 1} ,
  1519. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1520. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1521. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1522. .id = "Live",
  1523. .emu10k1_chip = 1,
  1524. .ac97_chip = 1,
  1525. .sblive51 = 1} ,
  1526. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1527. .driver = "EMU10K1", .name = "SB Live! 5.1",
  1528. .id = "Live",
  1529. .emu10k1_chip = 1,
  1530. .ac97_chip = 1,
  1531. .sblive51 = 1} ,
  1532. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1533. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1534. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
  1535. .id = "Live",
  1536. .emu10k1_chip = 1,
  1537. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1538. * share the same IDs!
  1539. */
  1540. .sblive51 = 1} ,
  1541. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1542. .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
  1543. .id = "Live",
  1544. .emu10k1_chip = 1,
  1545. .ac97_chip = 1,
  1546. .sblive51 = 1} ,
  1547. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1548. .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
  1549. .id = "Live",
  1550. .emu10k1_chip = 1,
  1551. .ac97_chip = 1} ,
  1552. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1553. .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
  1554. .id = "Live",
  1555. .emu10k1_chip = 1,
  1556. .ac97_chip = 1,
  1557. .sblive51 = 1} ,
  1558. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1559. .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
  1560. .id = "Live",
  1561. .emu10k1_chip = 1,
  1562. .ac97_chip = 1,
  1563. .sblive51 = 1} ,
  1564. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1565. .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
  1566. .id = "Live",
  1567. .emu10k1_chip = 1,
  1568. .ac97_chip = 1,
  1569. .sblive51 = 1} ,
  1570. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1571. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1572. .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
  1573. .id = "Live",
  1574. .emu10k1_chip = 1,
  1575. .ac97_chip = 1,
  1576. .sblive51 = 1} ,
  1577. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1578. .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
  1579. .id = "Live",
  1580. .emu10k1_chip = 1,
  1581. .ac97_chip = 1,
  1582. .sblive51 = 1} ,
  1583. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1584. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1585. .id = "Live",
  1586. .emu10k1_chip = 1,
  1587. .ac97_chip = 1,
  1588. .sblive51 = 1} ,
  1589. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1590. .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
  1591. .id = "Live",
  1592. .emu10k1_chip = 1,
  1593. .ac97_chip = 1,
  1594. .sblive51 = 1} ,
  1595. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1596. .driver = "EMU10K1", .name = "E-mu APS [PC545]",
  1597. .id = "APS",
  1598. .emu10k1_chip = 1,
  1599. .ecard = 1} ,
  1600. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1601. .driver = "EMU10K1", .name = "SB Live! [CT4620]",
  1602. .id = "Live",
  1603. .emu10k1_chip = 1,
  1604. .ac97_chip = 1,
  1605. .sblive51 = 1} ,
  1606. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1607. .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
  1608. .id = "Live",
  1609. .emu10k1_chip = 1,
  1610. .ac97_chip = 1,
  1611. .sblive51 = 1} ,
  1612. {.vendor = 0x1102, .device = 0x0002,
  1613. .driver = "EMU10K1", .name = "SB Live! [Unknown]",
  1614. .id = "Live",
  1615. .emu10k1_chip = 1,
  1616. .ac97_chip = 1,
  1617. .sblive51 = 1} ,
  1618. { } /* terminator */
  1619. };
  1620. int __devinit snd_emu10k1_create(struct snd_card *card,
  1621. struct pci_dev *pci,
  1622. unsigned short extin_mask,
  1623. unsigned short extout_mask,
  1624. long max_cache_bytes,
  1625. int enable_ir,
  1626. uint subsystem,
  1627. struct snd_emu10k1 **remu)
  1628. {
  1629. struct snd_emu10k1 *emu;
  1630. int idx, err;
  1631. int is_audigy;
  1632. unsigned int silent_page;
  1633. const struct snd_emu_chip_details *c;
  1634. static struct snd_device_ops ops = {
  1635. .dev_free = snd_emu10k1_dev_free,
  1636. };
  1637. *remu = NULL;
  1638. /* enable PCI device */
  1639. err = pci_enable_device(pci);
  1640. if (err < 0)
  1641. return err;
  1642. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1643. if (emu == NULL) {
  1644. pci_disable_device(pci);
  1645. return -ENOMEM;
  1646. }
  1647. emu->card = card;
  1648. spin_lock_init(&emu->reg_lock);
  1649. spin_lock_init(&emu->emu_lock);
  1650. spin_lock_init(&emu->spi_lock);
  1651. spin_lock_init(&emu->i2c_lock);
  1652. spin_lock_init(&emu->voice_lock);
  1653. spin_lock_init(&emu->synth_lock);
  1654. spin_lock_init(&emu->memblk_lock);
  1655. mutex_init(&emu->fx8010.lock);
  1656. INIT_LIST_HEAD(&emu->mapped_link_head);
  1657. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1658. emu->pci = pci;
  1659. emu->irq = -1;
  1660. emu->synth = NULL;
  1661. emu->get_synth_voice = NULL;
  1662. /* read revision & serial */
  1663. emu->revision = pci->revision;
  1664. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1665. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1666. snd_printdd("vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n", pci->vendor, pci->device, emu->serial, emu->model);
  1667. for (c = emu_chip_details; c->vendor; c++) {
  1668. if (c->vendor == pci->vendor && c->device == pci->device) {
  1669. if (subsystem) {
  1670. if (c->subsystem && (c->subsystem == subsystem))
  1671. break;
  1672. else
  1673. continue;
  1674. } else {
  1675. if (c->subsystem && (c->subsystem != emu->serial))
  1676. continue;
  1677. if (c->revision && c->revision != emu->revision)
  1678. continue;
  1679. }
  1680. break;
  1681. }
  1682. }
  1683. if (c->vendor == 0) {
  1684. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1685. kfree(emu);
  1686. pci_disable_device(pci);
  1687. return -ENOENT;
  1688. }
  1689. emu->card_capabilities = c;
  1690. if (c->subsystem && !subsystem)
  1691. snd_printdd("Sound card name = %s\n", c->name);
  1692. else if (subsystem)
  1693. snd_printdd("Sound card name = %s, "
  1694. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
  1695. "Forced to subsystem = 0x%x\n", c->name,
  1696. pci->vendor, pci->device, emu->serial, c->subsystem);
  1697. else
  1698. snd_printdd("Sound card name = %s, "
  1699. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
  1700. c->name, pci->vendor, pci->device,
  1701. emu->serial);
  1702. if (!*card->id && c->id) {
  1703. int i, n = 0;
  1704. strlcpy(card->id, c->id, sizeof(card->id));
  1705. for (;;) {
  1706. for (i = 0; i < snd_ecards_limit; i++) {
  1707. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1708. break;
  1709. }
  1710. if (i >= snd_ecards_limit)
  1711. break;
  1712. n++;
  1713. if (n >= SNDRV_CARDS)
  1714. break;
  1715. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1716. }
  1717. }
  1718. is_audigy = emu->audigy = c->emu10k2_chip;
  1719. /* set addressing mode */
  1720. emu->address_mode = is_audigy ? 0 : 1;
  1721. /* set the DMA transfer mask */
  1722. emu->dma_mask = emu->address_mode ? EMU10K1_DMA_MASK : AUDIGY_DMA_MASK;
  1723. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1724. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1725. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1726. kfree(emu);
  1727. pci_disable_device(pci);
  1728. return -ENXIO;
  1729. }
  1730. if (is_audigy)
  1731. emu->gpr_base = A_FXGPREGBASE;
  1732. else
  1733. emu->gpr_base = FXGPREGBASE;
  1734. err = pci_request_regions(pci, "EMU10K1");
  1735. if (err < 0) {
  1736. kfree(emu);
  1737. pci_disable_device(pci);
  1738. return err;
  1739. }
  1740. emu->port = pci_resource_start(pci, 0);
  1741. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1742. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1743. (emu->address_mode ? 32 : 16) * 1024, &emu->ptb_pages) < 0) {
  1744. err = -ENOMEM;
  1745. goto error;
  1746. }
  1747. emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
  1748. emu->page_addr_table = vmalloc(emu->max_cache_pages *
  1749. sizeof(unsigned long));
  1750. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1751. err = -ENOMEM;
  1752. goto error;
  1753. }
  1754. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1755. EMUPAGESIZE, &emu->silent_page) < 0) {
  1756. err = -ENOMEM;
  1757. goto error;
  1758. }
  1759. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1760. if (emu->memhdr == NULL) {
  1761. err = -ENOMEM;
  1762. goto error;
  1763. }
  1764. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1765. sizeof(struct snd_util_memblk);
  1766. pci_set_master(pci);
  1767. emu->fx8010.fxbus_mask = 0x303f;
  1768. if (extin_mask == 0)
  1769. extin_mask = 0x3fcf;
  1770. if (extout_mask == 0)
  1771. extout_mask = 0x7fff;
  1772. emu->fx8010.extin_mask = extin_mask;
  1773. emu->fx8010.extout_mask = extout_mask;
  1774. emu->enable_ir = enable_ir;
  1775. if (emu->card_capabilities->ca_cardbus_chip) {
  1776. err = snd_emu10k1_cardbus_init(emu);
  1777. if (err < 0)
  1778. goto error;
  1779. }
  1780. if (emu->card_capabilities->ecard) {
  1781. err = snd_emu10k1_ecard_init(emu);
  1782. if (err < 0)
  1783. goto error;
  1784. } else if (emu->card_capabilities->emu_model) {
  1785. err = snd_emu10k1_emu1010_init(emu);
  1786. if (err < 0) {
  1787. snd_emu10k1_free(emu);
  1788. return err;
  1789. }
  1790. } else {
  1791. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1792. does not support this, it shouldn't do any harm */
  1793. snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
  1794. AC97SLOT_CNTR|AC97SLOT_LFE);
  1795. }
  1796. /* initialize TRAM setup */
  1797. emu->fx8010.itram_size = (16 * 1024)/2;
  1798. emu->fx8010.etram_pages.area = NULL;
  1799. emu->fx8010.etram_pages.bytes = 0;
  1800. /* irq handler must be registered after I/O ports are activated */
  1801. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1802. KBUILD_MODNAME, emu)) {
  1803. err = -EBUSY;
  1804. goto error;
  1805. }
  1806. emu->irq = pci->irq;
  1807. /*
  1808. * Init to 0x02109204 :
  1809. * Clock accuracy = 0 (1000ppm)
  1810. * Sample Rate = 2 (48kHz)
  1811. * Audio Channel = 1 (Left of 2)
  1812. * Source Number = 0 (Unspecified)
  1813. * Generation Status = 1 (Original for Cat Code 12)
  1814. * Cat Code = 12 (Digital Signal Mixer)
  1815. * Mode = 0 (Mode 0)
  1816. * Emphasis = 0 (None)
  1817. * CP = 1 (Copyright unasserted)
  1818. * AN = 0 (Audio data)
  1819. * P = 0 (Consumer)
  1820. */
  1821. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1822. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1823. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1824. SPCS_GENERATIONSTATUS | 0x00001200 |
  1825. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1826. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1827. snd_emu10k1_synth_alloc(emu, 4096);
  1828. if (emu->reserved_page)
  1829. emu->reserved_page->map_locked = 1;
  1830. /* Clear silent pages and set up pointers */
  1831. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1832. silent_page = emu->silent_page.addr << emu->address_mode;
  1833. for (idx = 0; idx < (emu->address_mode ? MAXPAGES1 : MAXPAGES0); idx++)
  1834. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1835. /* set up voice indices */
  1836. for (idx = 0; idx < NUM_G; idx++) {
  1837. emu->voices[idx].emu = emu;
  1838. emu->voices[idx].number = idx;
  1839. }
  1840. err = snd_emu10k1_init(emu, enable_ir, 0);
  1841. if (err < 0)
  1842. goto error;
  1843. #ifdef CONFIG_PM
  1844. err = alloc_pm_buffer(emu);
  1845. if (err < 0)
  1846. goto error;
  1847. #endif
  1848. /* Initialize the effect engine */
  1849. err = snd_emu10k1_init_efx(emu);
  1850. if (err < 0)
  1851. goto error;
  1852. snd_emu10k1_audio_enable(emu);
  1853. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
  1854. if (err < 0)
  1855. goto error;
  1856. #ifdef CONFIG_PROC_FS
  1857. snd_emu10k1_proc_init(emu);
  1858. #endif
  1859. snd_card_set_dev(card, &pci->dev);
  1860. *remu = emu;
  1861. return 0;
  1862. error:
  1863. snd_emu10k1_free(emu);
  1864. return err;
  1865. }
  1866. #ifdef CONFIG_PM
  1867. static unsigned char saved_regs[] = {
  1868. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1869. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1870. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1871. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1872. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1873. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1874. 0xff /* end */
  1875. };
  1876. static unsigned char saved_regs_audigy[] = {
  1877. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1878. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1879. 0xff /* end */
  1880. };
  1881. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1882. {
  1883. int size;
  1884. size = ARRAY_SIZE(saved_regs);
  1885. if (emu->audigy)
  1886. size += ARRAY_SIZE(saved_regs_audigy);
  1887. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1888. if (!emu->saved_ptr)
  1889. return -ENOMEM;
  1890. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1891. return -ENOMEM;
  1892. if (emu->card_capabilities->ca0151_chip &&
  1893. snd_p16v_alloc_pm_buffer(emu) < 0)
  1894. return -ENOMEM;
  1895. return 0;
  1896. }
  1897. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1898. {
  1899. vfree(emu->saved_ptr);
  1900. snd_emu10k1_efx_free_pm_buffer(emu);
  1901. if (emu->card_capabilities->ca0151_chip)
  1902. snd_p16v_free_pm_buffer(emu);
  1903. }
  1904. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1905. {
  1906. int i;
  1907. unsigned char *reg;
  1908. unsigned int *val;
  1909. val = emu->saved_ptr;
  1910. for (reg = saved_regs; *reg != 0xff; reg++)
  1911. for (i = 0; i < NUM_G; i++, val++)
  1912. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1913. if (emu->audigy) {
  1914. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1915. for (i = 0; i < NUM_G; i++, val++)
  1916. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1917. }
  1918. if (emu->audigy)
  1919. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1920. emu->saved_hcfg = inl(emu->port + HCFG);
  1921. }
  1922. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1923. {
  1924. if (emu->card_capabilities->ca_cardbus_chip)
  1925. snd_emu10k1_cardbus_init(emu);
  1926. if (emu->card_capabilities->ecard)
  1927. snd_emu10k1_ecard_init(emu);
  1928. else if (emu->card_capabilities->emu_model)
  1929. snd_emu10k1_emu1010_init(emu);
  1930. else
  1931. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1932. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1933. }
  1934. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1935. {
  1936. int i;
  1937. unsigned char *reg;
  1938. unsigned int *val;
  1939. snd_emu10k1_audio_enable(emu);
  1940. /* resore for spdif */
  1941. if (emu->audigy)
  1942. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1943. outl(emu->saved_hcfg, emu->port + HCFG);
  1944. val = emu->saved_ptr;
  1945. for (reg = saved_regs; *reg != 0xff; reg++)
  1946. for (i = 0; i < NUM_G; i++, val++)
  1947. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1948. if (emu->audigy) {
  1949. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1950. for (i = 0; i < NUM_G; i++, val++)
  1951. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1952. }
  1953. }
  1954. #endif