mb862xxfbdrv.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204
  1. /*
  2. * drivers/mb862xx/mb862xxfb.c
  3. *
  4. * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
  5. *
  6. * (C) 2008 Anatolij Gustschin <agust@denx.de>
  7. * DENX Software Engineering
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #undef DEBUG
  15. #include <linux/fb.h>
  16. #include <linux/delay.h>
  17. #include <linux/uaccess.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/pci.h>
  22. #if defined(CONFIG_OF)
  23. #include <linux/of_platform.h>
  24. #endif
  25. #include "mb862xxfb.h"
  26. #include "mb862xx_reg.h"
  27. #define NR_PALETTE 256
  28. #define MB862XX_MEM_SIZE 0x1000000
  29. #define CORALP_MEM_SIZE 0x2000000
  30. #define CARMINE_MEM_SIZE 0x8000000
  31. #define DRV_NAME "mb862xxfb"
  32. #if defined(CONFIG_SOCRATES)
  33. static struct mb862xx_gc_mode socrates_gc_mode = {
  34. /* Mode for Prime View PM070WL4 TFT LCD Panel */
  35. { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
  36. /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
  37. 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
  38. };
  39. #endif
  40. /* Helpers */
  41. static inline int h_total(struct fb_var_screeninfo *var)
  42. {
  43. return var->xres + var->left_margin +
  44. var->right_margin + var->hsync_len;
  45. }
  46. static inline int v_total(struct fb_var_screeninfo *var)
  47. {
  48. return var->yres + var->upper_margin +
  49. var->lower_margin + var->vsync_len;
  50. }
  51. static inline int hsp(struct fb_var_screeninfo *var)
  52. {
  53. return var->xres + var->right_margin - 1;
  54. }
  55. static inline int vsp(struct fb_var_screeninfo *var)
  56. {
  57. return var->yres + var->lower_margin - 1;
  58. }
  59. static inline int d_pitch(struct fb_var_screeninfo *var)
  60. {
  61. return var->xres * var->bits_per_pixel / 8;
  62. }
  63. static inline unsigned int chan_to_field(unsigned int chan,
  64. struct fb_bitfield *bf)
  65. {
  66. chan &= 0xffff;
  67. chan >>= 16 - bf->length;
  68. return chan << bf->offset;
  69. }
  70. static int mb862xxfb_setcolreg(unsigned regno,
  71. unsigned red, unsigned green, unsigned blue,
  72. unsigned transp, struct fb_info *info)
  73. {
  74. struct mb862xxfb_par *par = info->par;
  75. unsigned int val;
  76. switch (info->fix.visual) {
  77. case FB_VISUAL_TRUECOLOR:
  78. if (regno < 16) {
  79. val = chan_to_field(red, &info->var.red);
  80. val |= chan_to_field(green, &info->var.green);
  81. val |= chan_to_field(blue, &info->var.blue);
  82. par->pseudo_palette[regno] = val;
  83. }
  84. break;
  85. case FB_VISUAL_PSEUDOCOLOR:
  86. if (regno < 256) {
  87. val = (red >> 8) << 16;
  88. val |= (green >> 8) << 8;
  89. val |= blue >> 8;
  90. outreg(disp, GC_L0PAL0 + (regno * 4), val);
  91. }
  92. break;
  93. default:
  94. return 1; /* unsupported type */
  95. }
  96. return 0;
  97. }
  98. static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
  99. struct fb_info *fbi)
  100. {
  101. unsigned long tmp;
  102. if (fbi->dev)
  103. dev_dbg(fbi->dev, "%s\n", __func__);
  104. /* check if these values fit into the registers */
  105. if (var->hsync_len > 255 || var->vsync_len > 255)
  106. return -EINVAL;
  107. if ((var->xres + var->right_margin) >= 4096)
  108. return -EINVAL;
  109. if ((var->yres + var->lower_margin) > 4096)
  110. return -EINVAL;
  111. if (h_total(var) > 4096 || v_total(var) > 4096)
  112. return -EINVAL;
  113. if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
  114. return -EINVAL;
  115. if (var->bits_per_pixel <= 8)
  116. var->bits_per_pixel = 8;
  117. else if (var->bits_per_pixel <= 16)
  118. var->bits_per_pixel = 16;
  119. else if (var->bits_per_pixel <= 32)
  120. var->bits_per_pixel = 32;
  121. /*
  122. * can cope with 8,16 or 24/32bpp if resulting
  123. * pitch is divisible by 64 without remainder
  124. */
  125. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
  126. int r;
  127. var->bits_per_pixel = 0;
  128. do {
  129. var->bits_per_pixel += 8;
  130. r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
  131. } while (r && var->bits_per_pixel <= 32);
  132. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
  133. return -EINVAL;
  134. }
  135. /* line length is going to be 128 bit aligned */
  136. tmp = (var->xres * var->bits_per_pixel) / 8;
  137. if ((tmp & 15) != 0)
  138. return -EINVAL;
  139. /* set r/g/b positions and validate bpp */
  140. switch (var->bits_per_pixel) {
  141. case 8:
  142. var->red.length = var->bits_per_pixel;
  143. var->green.length = var->bits_per_pixel;
  144. var->blue.length = var->bits_per_pixel;
  145. var->red.offset = 0;
  146. var->green.offset = 0;
  147. var->blue.offset = 0;
  148. var->transp.length = 0;
  149. break;
  150. case 16:
  151. var->red.length = 5;
  152. var->green.length = 5;
  153. var->blue.length = 5;
  154. var->red.offset = 10;
  155. var->green.offset = 5;
  156. var->blue.offset = 0;
  157. var->transp.length = 0;
  158. break;
  159. case 24:
  160. case 32:
  161. var->transp.length = 8;
  162. var->red.length = 8;
  163. var->green.length = 8;
  164. var->blue.length = 8;
  165. var->transp.offset = 24;
  166. var->red.offset = 16;
  167. var->green.offset = 8;
  168. var->blue.offset = 0;
  169. break;
  170. default:
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. /*
  176. * set display parameters
  177. */
  178. static int mb862xxfb_set_par(struct fb_info *fbi)
  179. {
  180. struct mb862xxfb_par *par = fbi->par;
  181. unsigned long reg, sc;
  182. dev_dbg(par->dev, "%s\n", __func__);
  183. if (par->type == BT_CORALP)
  184. mb862xxfb_init_accel(fbi, fbi->var.xres);
  185. if (par->pre_init)
  186. return 0;
  187. /* disp off */
  188. reg = inreg(disp, GC_DCM1);
  189. reg &= ~GC_DCM01_DEN;
  190. outreg(disp, GC_DCM1, reg);
  191. /* set display reference clock div. */
  192. sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
  193. reg = inreg(disp, GC_DCM1);
  194. reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
  195. reg |= sc << 8;
  196. outreg(disp, GC_DCM1, reg);
  197. dev_dbg(par->dev, "SC 0x%lx\n", sc);
  198. /* disp dimension, format */
  199. reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
  200. (fbi->var.yres - 1));
  201. if (fbi->var.bits_per_pixel == 16)
  202. reg |= GC_L0M_L0C_16;
  203. outreg(disp, GC_L0M, reg);
  204. if (fbi->var.bits_per_pixel == 32) {
  205. reg = inreg(disp, GC_L0EM);
  206. outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
  207. }
  208. outreg(disp, GC_WY_WX, 0);
  209. reg = pack(fbi->var.yres - 1, fbi->var.xres);
  210. outreg(disp, GC_WH_WW, reg);
  211. outreg(disp, GC_L0OA0, 0);
  212. outreg(disp, GC_L0DA0, 0);
  213. outreg(disp, GC_L0DY_L0DX, 0);
  214. outreg(disp, GC_L0WY_L0WX, 0);
  215. outreg(disp, GC_L0WH_L0WW, reg);
  216. /* both HW-cursors off */
  217. reg = inreg(disp, GC_CPM_CUTC);
  218. reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
  219. outreg(disp, GC_CPM_CUTC, reg);
  220. /* timings */
  221. reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
  222. outreg(disp, GC_HDB_HDP, reg);
  223. reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
  224. outreg(disp, GC_VDP_VSP, reg);
  225. reg = ((fbi->var.vsync_len - 1) << 24) |
  226. pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
  227. outreg(disp, GC_VSW_HSW_HSP, reg);
  228. outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
  229. outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
  230. /* display on */
  231. reg = inreg(disp, GC_DCM1);
  232. reg |= GC_DCM01_DEN | GC_DCM01_L0E;
  233. reg &= ~GC_DCM01_ESY;
  234. outreg(disp, GC_DCM1, reg);
  235. return 0;
  236. }
  237. static int mb862xxfb_pan(struct fb_var_screeninfo *var,
  238. struct fb_info *info)
  239. {
  240. struct mb862xxfb_par *par = info->par;
  241. unsigned long reg;
  242. reg = pack(var->yoffset, var->xoffset);
  243. outreg(disp, GC_L0WY_L0WX, reg);
  244. reg = pack(info->var.yres_virtual, info->var.xres_virtual);
  245. outreg(disp, GC_L0WH_L0WW, reg);
  246. return 0;
  247. }
  248. static int mb862xxfb_blank(int mode, struct fb_info *fbi)
  249. {
  250. struct mb862xxfb_par *par = fbi->par;
  251. unsigned long reg;
  252. dev_dbg(fbi->dev, "blank mode=%d\n", mode);
  253. switch (mode) {
  254. case FB_BLANK_POWERDOWN:
  255. reg = inreg(disp, GC_DCM1);
  256. reg &= ~GC_DCM01_DEN;
  257. outreg(disp, GC_DCM1, reg);
  258. break;
  259. case FB_BLANK_UNBLANK:
  260. reg = inreg(disp, GC_DCM1);
  261. reg |= GC_DCM01_DEN;
  262. outreg(disp, GC_DCM1, reg);
  263. break;
  264. case FB_BLANK_NORMAL:
  265. case FB_BLANK_VSYNC_SUSPEND:
  266. case FB_BLANK_HSYNC_SUSPEND:
  267. default:
  268. return 1;
  269. }
  270. return 0;
  271. }
  272. static int mb862xxfb_ioctl(struct fb_info *fbi, unsigned int cmd,
  273. unsigned long arg)
  274. {
  275. struct mb862xxfb_par *par = fbi->par;
  276. struct mb862xx_l1_cfg *l1_cfg = &par->l1_cfg;
  277. void __user *argp = (void __user *)arg;
  278. int *enable;
  279. u32 l1em = 0;
  280. switch (cmd) {
  281. case MB862XX_L1_GET_CFG:
  282. if (copy_to_user(argp, l1_cfg, sizeof(*l1_cfg)))
  283. return -EFAULT;
  284. break;
  285. case MB862XX_L1_SET_CFG:
  286. if (copy_from_user(l1_cfg, argp, sizeof(*l1_cfg)))
  287. return -EFAULT;
  288. if ((l1_cfg->sw >= l1_cfg->dw) && (l1_cfg->sh >= l1_cfg->dh)) {
  289. /* downscaling */
  290. outreg(cap, GC_CAP_CSC,
  291. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  292. (l1_cfg->sw << 11) / l1_cfg->dw));
  293. l1em = inreg(disp, GC_L1EM);
  294. l1em &= ~GC_L1EM_DM;
  295. } else if ((l1_cfg->sw <= l1_cfg->dw) &&
  296. (l1_cfg->sh <= l1_cfg->dh)) {
  297. /* upscaling */
  298. outreg(cap, GC_CAP_CSC,
  299. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  300. (l1_cfg->sw << 11) / l1_cfg->dw));
  301. outreg(cap, GC_CAP_CMSS,
  302. pack(l1_cfg->sw >> 1, l1_cfg->sh));
  303. outreg(cap, GC_CAP_CMDS,
  304. pack(l1_cfg->dw >> 1, l1_cfg->dh));
  305. l1em = inreg(disp, GC_L1EM);
  306. l1em |= GC_L1EM_DM;
  307. }
  308. if (l1_cfg->mirror) {
  309. outreg(cap, GC_CAP_CBM,
  310. inreg(cap, GC_CAP_CBM) | GC_CBM_HRV);
  311. l1em |= l1_cfg->dw * 2 - 8;
  312. } else {
  313. outreg(cap, GC_CAP_CBM,
  314. inreg(cap, GC_CAP_CBM) & ~GC_CBM_HRV);
  315. l1em &= 0xffff0000;
  316. }
  317. outreg(disp, GC_L1EM, l1em);
  318. break;
  319. case MB862XX_L1_ENABLE:
  320. enable = (int *)arg;
  321. if (*enable) {
  322. outreg(disp, GC_L1DA, par->cap_buf);
  323. outreg(cap, GC_CAP_IMG_START,
  324. pack(l1_cfg->sy >> 1, l1_cfg->sx));
  325. outreg(cap, GC_CAP_IMG_END,
  326. pack(l1_cfg->sh, l1_cfg->sw));
  327. outreg(disp, GC_L1M, GC_L1M_16 | GC_L1M_YC | GC_L1M_CS |
  328. (par->l1_stride << 16));
  329. outreg(disp, GC_L1WY_L1WX,
  330. pack(l1_cfg->dy, l1_cfg->dx));
  331. outreg(disp, GC_L1WH_L1WW,
  332. pack(l1_cfg->dh - 1, l1_cfg->dw));
  333. outreg(disp, GC_DLS, 1);
  334. outreg(cap, GC_CAP_VCM,
  335. GC_VCM_VIE | GC_VCM_CM | GC_VCM_VS_PAL);
  336. outreg(disp, GC_DCM1, inreg(disp, GC_DCM1) |
  337. GC_DCM1_DEN | GC_DCM1_L1E);
  338. } else {
  339. outreg(cap, GC_CAP_VCM,
  340. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  341. outreg(disp, GC_DCM1,
  342. inreg(disp, GC_DCM1) & ~GC_DCM1_L1E);
  343. }
  344. break;
  345. case MB862XX_L1_CAP_CTL:
  346. enable = (int *)arg;
  347. if (*enable) {
  348. outreg(cap, GC_CAP_VCM,
  349. inreg(cap, GC_CAP_VCM) | GC_VCM_VIE);
  350. } else {
  351. outreg(cap, GC_CAP_VCM,
  352. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  353. }
  354. break;
  355. default:
  356. return -EINVAL;
  357. }
  358. return 0;
  359. }
  360. /* framebuffer ops */
  361. static struct fb_ops mb862xxfb_ops = {
  362. .owner = THIS_MODULE,
  363. .fb_check_var = mb862xxfb_check_var,
  364. .fb_set_par = mb862xxfb_set_par,
  365. .fb_setcolreg = mb862xxfb_setcolreg,
  366. .fb_blank = mb862xxfb_blank,
  367. .fb_pan_display = mb862xxfb_pan,
  368. .fb_fillrect = cfb_fillrect,
  369. .fb_copyarea = cfb_copyarea,
  370. .fb_imageblit = cfb_imageblit,
  371. .fb_ioctl = mb862xxfb_ioctl,
  372. };
  373. /* initialize fb_info data */
  374. static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
  375. {
  376. struct mb862xxfb_par *par = fbi->par;
  377. struct mb862xx_gc_mode *mode = par->gc_mode;
  378. unsigned long reg;
  379. int stride;
  380. fbi->fbops = &mb862xxfb_ops;
  381. fbi->pseudo_palette = par->pseudo_palette;
  382. fbi->screen_base = par->fb_base;
  383. fbi->screen_size = par->mapped_vram;
  384. strcpy(fbi->fix.id, DRV_NAME);
  385. fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
  386. fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
  387. fbi->fix.mmio_len = par->mmio_len;
  388. fbi->fix.accel = FB_ACCEL_NONE;
  389. fbi->fix.type = FB_TYPE_PACKED_PIXELS;
  390. fbi->fix.type_aux = 0;
  391. fbi->fix.xpanstep = 1;
  392. fbi->fix.ypanstep = 1;
  393. fbi->fix.ywrapstep = 0;
  394. reg = inreg(disp, GC_DCM1);
  395. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
  396. /* get the disp mode from active display cfg */
  397. unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
  398. unsigned long hsp, vsp, ht, vt;
  399. dev_dbg(par->dev, "using bootloader's disp. mode\n");
  400. fbi->var.pixclock = (sc * 1000000) / par->refclk;
  401. fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
  402. reg = inreg(disp, GC_VDP_VSP);
  403. fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
  404. vsp = (reg & 0x0fff) + 1;
  405. fbi->var.xres_virtual = fbi->var.xres;
  406. fbi->var.yres_virtual = fbi->var.yres;
  407. reg = inreg(disp, GC_L0EM);
  408. if (reg & GC_L0EM_L0EC_24) {
  409. fbi->var.bits_per_pixel = 32;
  410. } else {
  411. reg = inreg(disp, GC_L0M);
  412. if (reg & GC_L0M_L0C_16)
  413. fbi->var.bits_per_pixel = 16;
  414. else
  415. fbi->var.bits_per_pixel = 8;
  416. }
  417. reg = inreg(disp, GC_VSW_HSW_HSP);
  418. fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
  419. fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
  420. hsp = (reg & 0xffff) + 1;
  421. ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
  422. fbi->var.right_margin = hsp - fbi->var.xres;
  423. fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
  424. vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
  425. fbi->var.lower_margin = vsp - fbi->var.yres;
  426. fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
  427. } else if (mode) {
  428. dev_dbg(par->dev, "using supplied mode\n");
  429. fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
  430. fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
  431. } else {
  432. int ret;
  433. ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
  434. NULL, 0, NULL, 16);
  435. if (ret == 0 || ret == 4) {
  436. dev_err(par->dev,
  437. "failed to get initial mode\n");
  438. return -EINVAL;
  439. }
  440. }
  441. fbi->var.xoffset = 0;
  442. fbi->var.yoffset = 0;
  443. fbi->var.grayscale = 0;
  444. fbi->var.nonstd = 0;
  445. fbi->var.height = -1;
  446. fbi->var.width = -1;
  447. fbi->var.accel_flags = 0;
  448. fbi->var.vmode = FB_VMODE_NONINTERLACED;
  449. fbi->var.activate = FB_ACTIVATE_NOW;
  450. fbi->flags = FBINFO_DEFAULT |
  451. #ifdef __BIG_ENDIAN
  452. FBINFO_FOREIGN_ENDIAN |
  453. #endif
  454. FBINFO_HWACCEL_XPAN |
  455. FBINFO_HWACCEL_YPAN;
  456. /* check and possibly fix bpp */
  457. if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
  458. dev_err(par->dev, "check_var() failed on initial setup?\n");
  459. fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
  460. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  461. fbi->fix.line_length = (fbi->var.xres_virtual *
  462. fbi->var.bits_per_pixel) / 8;
  463. fbi->fix.smem_len = fbi->fix.line_length * fbi->var.yres_virtual;
  464. /*
  465. * reserve space for capture buffers and two cursors
  466. * at the end of vram: 720x576 * 2 * 2.2 + 64x64 * 16.
  467. */
  468. par->cap_buf = par->mapped_vram - 0x1bd800 - 0x10000;
  469. par->cap_len = 0x1bd800;
  470. par->l1_cfg.sx = 0;
  471. par->l1_cfg.sy = 0;
  472. par->l1_cfg.sw = 720;
  473. par->l1_cfg.sh = 576;
  474. par->l1_cfg.dx = 0;
  475. par->l1_cfg.dy = 0;
  476. par->l1_cfg.dw = 720;
  477. par->l1_cfg.dh = 576;
  478. stride = par->l1_cfg.sw * (fbi->var.bits_per_pixel / 8);
  479. par->l1_stride = stride / 64 + ((stride % 64) ? 1 : 0);
  480. outreg(cap, GC_CAP_CBM, GC_CBM_OO | GC_CBM_CBST |
  481. (par->l1_stride << 16));
  482. outreg(cap, GC_CAP_CBOA, par->cap_buf);
  483. outreg(cap, GC_CAP_CBLA, par->cap_buf + par->cap_len);
  484. return 0;
  485. }
  486. /*
  487. * show some display controller and cursor registers
  488. */
  489. static ssize_t mb862xxfb_show_dispregs(struct device *dev,
  490. struct device_attribute *attr, char *buf)
  491. {
  492. struct fb_info *fbi = dev_get_drvdata(dev);
  493. struct mb862xxfb_par *par = fbi->par;
  494. char *ptr = buf;
  495. unsigned int reg;
  496. for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
  497. ptr += sprintf(ptr, "%08x = %08x\n",
  498. reg, inreg(disp, reg));
  499. for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
  500. ptr += sprintf(ptr, "%08x = %08x\n",
  501. reg, inreg(disp, reg));
  502. for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
  503. ptr += sprintf(ptr, "%08x = %08x\n",
  504. reg, inreg(disp, reg));
  505. for (reg = 0x400; reg <= 0x410; reg += 4)
  506. ptr += sprintf(ptr, "geo %08x = %08x\n",
  507. reg, inreg(geo, reg));
  508. for (reg = 0x400; reg <= 0x410; reg += 4)
  509. ptr += sprintf(ptr, "draw %08x = %08x\n",
  510. reg, inreg(draw, reg));
  511. for (reg = 0x440; reg <= 0x450; reg += 4)
  512. ptr += sprintf(ptr, "draw %08x = %08x\n",
  513. reg, inreg(draw, reg));
  514. return ptr - buf;
  515. }
  516. static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
  517. irqreturn_t mb862xx_intr(int irq, void *dev_id)
  518. {
  519. struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
  520. unsigned long reg_ist, mask;
  521. if (!par)
  522. return IRQ_NONE;
  523. if (par->type == BT_CARMINE) {
  524. /* Get Interrupt Status */
  525. reg_ist = inreg(ctrl, GC_CTRL_STATUS);
  526. mask = inreg(ctrl, GC_CTRL_INT_MASK);
  527. if (reg_ist == 0)
  528. return IRQ_HANDLED;
  529. reg_ist &= mask;
  530. if (reg_ist == 0)
  531. return IRQ_HANDLED;
  532. /* Clear interrupt status */
  533. outreg(ctrl, 0x0, reg_ist);
  534. } else {
  535. /* Get status */
  536. reg_ist = inreg(host, GC_IST);
  537. mask = inreg(host, GC_IMASK);
  538. reg_ist &= mask;
  539. if (reg_ist == 0)
  540. return IRQ_HANDLED;
  541. /* Clear status */
  542. outreg(host, GC_IST, ~reg_ist);
  543. }
  544. return IRQ_HANDLED;
  545. }
  546. #if defined(CONFIG_FB_MB862XX_LIME)
  547. /*
  548. * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
  549. */
  550. static int mb862xx_gdc_init(struct mb862xxfb_par *par)
  551. {
  552. unsigned long ccf, mmr;
  553. unsigned long ver, rev;
  554. if (!par)
  555. return -ENODEV;
  556. #if defined(CONFIG_FB_PRE_INIT_FB)
  557. par->pre_init = 1;
  558. #endif
  559. par->host = par->mmio_base;
  560. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  561. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  562. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  563. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  564. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  565. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  566. par->refclk = GC_DISP_REFCLK_400;
  567. ver = inreg(host, GC_CID);
  568. rev = inreg(pio, GC_REVISION);
  569. if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
  570. dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
  571. (int)rev & 0xff);
  572. par->type = BT_LIME;
  573. ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
  574. mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
  575. } else {
  576. dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
  577. return -ENODEV;
  578. }
  579. if (!par->pre_init) {
  580. outreg(host, GC_CCF, ccf);
  581. udelay(200);
  582. outreg(host, GC_MMR, mmr);
  583. udelay(10);
  584. }
  585. /* interrupt status */
  586. outreg(host, GC_IST, 0);
  587. outreg(host, GC_IMASK, GC_INT_EN);
  588. return 0;
  589. }
  590. static int __devinit of_platform_mb862xx_probe(struct platform_device *ofdev)
  591. {
  592. struct device_node *np = ofdev->dev.of_node;
  593. struct device *dev = &ofdev->dev;
  594. struct mb862xxfb_par *par;
  595. struct fb_info *info;
  596. struct resource res;
  597. resource_size_t res_size;
  598. unsigned long ret = -ENODEV;
  599. if (of_address_to_resource(np, 0, &res)) {
  600. dev_err(dev, "Invalid address\n");
  601. return -ENXIO;
  602. }
  603. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  604. if (info == NULL) {
  605. dev_err(dev, "cannot allocate framebuffer\n");
  606. return -ENOMEM;
  607. }
  608. par = info->par;
  609. par->info = info;
  610. par->dev = dev;
  611. par->irq = irq_of_parse_and_map(np, 0);
  612. if (par->irq == NO_IRQ) {
  613. dev_err(dev, "failed to map irq\n");
  614. ret = -ENODEV;
  615. goto fbrel;
  616. }
  617. res_size = resource_size(&res);
  618. par->res = request_mem_region(res.start, res_size, DRV_NAME);
  619. if (par->res == NULL) {
  620. dev_err(dev, "Cannot claim framebuffer/mmio\n");
  621. ret = -ENXIO;
  622. goto irqdisp;
  623. }
  624. #if defined(CONFIG_SOCRATES)
  625. par->gc_mode = &socrates_gc_mode;
  626. #endif
  627. par->fb_base_phys = res.start;
  628. par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
  629. par->mmio_len = MB862XX_MMIO_SIZE;
  630. if (par->gc_mode)
  631. par->mapped_vram = par->gc_mode->max_vram;
  632. else
  633. par->mapped_vram = MB862XX_MEM_SIZE;
  634. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  635. if (par->fb_base == NULL) {
  636. dev_err(dev, "Cannot map framebuffer\n");
  637. goto rel_reg;
  638. }
  639. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  640. if (par->mmio_base == NULL) {
  641. dev_err(dev, "Cannot map registers\n");
  642. goto fb_unmap;
  643. }
  644. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  645. (u64)par->fb_base_phys, (ulong)par->mapped_vram);
  646. dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
  647. (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
  648. if (mb862xx_gdc_init(par))
  649. goto io_unmap;
  650. if (request_irq(par->irq, mb862xx_intr, 0,
  651. DRV_NAME, (void *)par)) {
  652. dev_err(dev, "Cannot request irq\n");
  653. goto io_unmap;
  654. }
  655. mb862xxfb_init_fbinfo(info);
  656. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  657. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  658. goto free_irq;
  659. }
  660. if ((info->fbops->fb_set_par)(info))
  661. dev_err(dev, "set_var() failed on initial setup?\n");
  662. if (register_framebuffer(info)) {
  663. dev_err(dev, "failed to register framebuffer\n");
  664. goto rel_cmap;
  665. }
  666. dev_set_drvdata(dev, info);
  667. if (device_create_file(dev, &dev_attr_dispregs))
  668. dev_err(dev, "Can't create sysfs regdump file\n");
  669. return 0;
  670. rel_cmap:
  671. fb_dealloc_cmap(&info->cmap);
  672. free_irq:
  673. outreg(host, GC_IMASK, 0);
  674. free_irq(par->irq, (void *)par);
  675. io_unmap:
  676. iounmap(par->mmio_base);
  677. fb_unmap:
  678. iounmap(par->fb_base);
  679. rel_reg:
  680. release_mem_region(res.start, res_size);
  681. irqdisp:
  682. irq_dispose_mapping(par->irq);
  683. fbrel:
  684. dev_set_drvdata(dev, NULL);
  685. framebuffer_release(info);
  686. return ret;
  687. }
  688. static int __devexit of_platform_mb862xx_remove(struct platform_device *ofdev)
  689. {
  690. struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
  691. struct mb862xxfb_par *par = fbi->par;
  692. resource_size_t res_size = resource_size(par->res);
  693. unsigned long reg;
  694. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  695. /* display off */
  696. reg = inreg(disp, GC_DCM1);
  697. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  698. outreg(disp, GC_DCM1, reg);
  699. /* disable interrupts */
  700. outreg(host, GC_IMASK, 0);
  701. free_irq(par->irq, (void *)par);
  702. irq_dispose_mapping(par->irq);
  703. device_remove_file(&ofdev->dev, &dev_attr_dispregs);
  704. unregister_framebuffer(fbi);
  705. fb_dealloc_cmap(&fbi->cmap);
  706. iounmap(par->mmio_base);
  707. iounmap(par->fb_base);
  708. dev_set_drvdata(&ofdev->dev, NULL);
  709. release_mem_region(par->res->start, res_size);
  710. framebuffer_release(fbi);
  711. return 0;
  712. }
  713. /*
  714. * common types
  715. */
  716. static struct of_device_id __devinitdata of_platform_mb862xx_tbl[] = {
  717. { .compatible = "fujitsu,MB86276", },
  718. { .compatible = "fujitsu,lime", },
  719. { .compatible = "fujitsu,MB86277", },
  720. { .compatible = "fujitsu,mint", },
  721. { .compatible = "fujitsu,MB86293", },
  722. { .compatible = "fujitsu,MB86294", },
  723. { .compatible = "fujitsu,coral", },
  724. { /* end */ }
  725. };
  726. static struct platform_driver of_platform_mb862xxfb_driver = {
  727. .driver = {
  728. .name = DRV_NAME,
  729. .owner = THIS_MODULE,
  730. .of_match_table = of_platform_mb862xx_tbl,
  731. },
  732. .probe = of_platform_mb862xx_probe,
  733. .remove = __devexit_p(of_platform_mb862xx_remove),
  734. };
  735. #endif
  736. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  737. static int coralp_init(struct mb862xxfb_par *par)
  738. {
  739. int cn, ver;
  740. par->host = par->mmio_base;
  741. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  742. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  743. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  744. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  745. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  746. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  747. par->refclk = GC_DISP_REFCLK_400;
  748. if (par->mapped_vram >= 0x2000000) {
  749. /* relocate gdc registers space */
  750. writel(1, par->fb_base + MB862XX_MMIO_BASE + GC_RSW);
  751. udelay(1); /* wait at least 20 bus cycles */
  752. }
  753. ver = inreg(host, GC_CID);
  754. cn = (ver & GC_CID_CNAME_MSK) >> 8;
  755. ver = ver & GC_CID_VERSION_MSK;
  756. if (cn == 3) {
  757. unsigned long reg;
  758. dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
  759. (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
  760. par->pdev->revision);
  761. reg = inreg(disp, GC_DCM1);
  762. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E)
  763. par->pre_init = 1;
  764. if (!par->pre_init) {
  765. outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
  766. udelay(200);
  767. outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
  768. udelay(10);
  769. }
  770. /* Clear interrupt status */
  771. outreg(host, GC_IST, 0);
  772. } else {
  773. return -ENODEV;
  774. }
  775. mb862xx_i2c_init(par);
  776. return 0;
  777. }
  778. static int init_dram_ctrl(struct mb862xxfb_par *par)
  779. {
  780. unsigned long i = 0;
  781. /*
  782. * Set io mode first! Spec. says IC may be destroyed
  783. * if not set to SSTL2/LVCMOS before init.
  784. */
  785. outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
  786. /* DRAM init */
  787. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
  788. outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
  789. outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
  790. GC_EVB_DCTL_REFRESH_SETTIME2);
  791. outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
  792. outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
  793. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
  794. /* DLL reset done? */
  795. while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
  796. udelay(GC_DCTL_INIT_WAIT_INTERVAL);
  797. if (i++ > GC_DCTL_INIT_WAIT_CNT) {
  798. dev_err(par->dev, "VRAM init failed.\n");
  799. return -EINVAL;
  800. }
  801. }
  802. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
  803. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
  804. return 0;
  805. }
  806. static int carmine_init(struct mb862xxfb_par *par)
  807. {
  808. unsigned long reg;
  809. par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
  810. par->i2c = par->mmio_base + MB86297_I2C_BASE;
  811. par->disp = par->mmio_base + MB86297_DISP0_BASE;
  812. par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
  813. par->cap = par->mmio_base + MB86297_CAP0_BASE;
  814. par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
  815. par->draw = par->mmio_base + MB86297_DRAW_BASE;
  816. par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
  817. par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
  818. par->refclk = GC_DISP_REFCLK_533;
  819. /* warm up */
  820. reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
  821. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  822. /* check for engine module revision */
  823. if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
  824. dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
  825. par->pdev->revision);
  826. else
  827. goto err_init;
  828. reg &= ~GC_CTRL_CLK_EN_2D3D;
  829. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  830. /* set up vram */
  831. if (init_dram_ctrl(par) < 0)
  832. goto err_init;
  833. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  834. return 0;
  835. err_init:
  836. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  837. return -EINVAL;
  838. }
  839. static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
  840. {
  841. switch (par->type) {
  842. case BT_CORALP:
  843. return coralp_init(par);
  844. case BT_CARMINE:
  845. return carmine_init(par);
  846. default:
  847. return -ENODEV;
  848. }
  849. }
  850. #define CHIP_ID(id) \
  851. { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
  852. static struct pci_device_id mb862xx_pci_tbl[] __devinitdata = {
  853. /* MB86295/MB86296 */
  854. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
  855. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
  856. /* MB86297 */
  857. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
  858. { 0, }
  859. };
  860. MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
  861. static int __devinit mb862xx_pci_probe(struct pci_dev *pdev,
  862. const struct pci_device_id *ent)
  863. {
  864. struct mb862xxfb_par *par;
  865. struct fb_info *info;
  866. struct device *dev = &pdev->dev;
  867. int ret;
  868. ret = pci_enable_device(pdev);
  869. if (ret < 0) {
  870. dev_err(dev, "Cannot enable PCI device\n");
  871. goto out;
  872. }
  873. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  874. if (!info) {
  875. dev_err(dev, "framebuffer alloc failed\n");
  876. ret = -ENOMEM;
  877. goto dis_dev;
  878. }
  879. par = info->par;
  880. par->info = info;
  881. par->dev = dev;
  882. par->pdev = pdev;
  883. par->irq = pdev->irq;
  884. ret = pci_request_regions(pdev, DRV_NAME);
  885. if (ret < 0) {
  886. dev_err(dev, "Cannot reserve region(s) for PCI device\n");
  887. goto rel_fb;
  888. }
  889. switch (pdev->device) {
  890. case PCI_DEVICE_ID_FUJITSU_CORALP:
  891. case PCI_DEVICE_ID_FUJITSU_CORALPA:
  892. par->fb_base_phys = pci_resource_start(par->pdev, 0);
  893. par->mapped_vram = CORALP_MEM_SIZE;
  894. if (par->mapped_vram >= 0x2000000) {
  895. par->mmio_base_phys = par->fb_base_phys +
  896. MB862XX_MMIO_HIGH_BASE;
  897. } else {
  898. par->mmio_base_phys = par->fb_base_phys +
  899. MB862XX_MMIO_BASE;
  900. }
  901. par->mmio_len = MB862XX_MMIO_SIZE;
  902. par->type = BT_CORALP;
  903. break;
  904. case PCI_DEVICE_ID_FUJITSU_CARMINE:
  905. par->fb_base_phys = pci_resource_start(par->pdev, 2);
  906. par->mmio_base_phys = pci_resource_start(par->pdev, 3);
  907. par->mmio_len = pci_resource_len(par->pdev, 3);
  908. par->mapped_vram = CARMINE_MEM_SIZE;
  909. par->type = BT_CARMINE;
  910. break;
  911. default:
  912. /* should never occur */
  913. goto rel_reg;
  914. }
  915. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  916. if (par->fb_base == NULL) {
  917. dev_err(dev, "Cannot map framebuffer\n");
  918. goto rel_reg;
  919. }
  920. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  921. if (par->mmio_base == NULL) {
  922. dev_err(dev, "Cannot map registers\n");
  923. ret = -EIO;
  924. goto fb_unmap;
  925. }
  926. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  927. (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
  928. dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
  929. (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
  930. if (mb862xx_pci_gdc_init(par))
  931. goto io_unmap;
  932. if (request_irq(par->irq, mb862xx_intr, IRQF_SHARED,
  933. DRV_NAME, (void *)par)) {
  934. dev_err(dev, "Cannot request irq\n");
  935. goto io_unmap;
  936. }
  937. mb862xxfb_init_fbinfo(info);
  938. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  939. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  940. ret = -ENOMEM;
  941. goto free_irq;
  942. }
  943. if ((info->fbops->fb_set_par)(info))
  944. dev_err(dev, "set_var() failed on initial setup?\n");
  945. ret = register_framebuffer(info);
  946. if (ret < 0) {
  947. dev_err(dev, "failed to register framebuffer\n");
  948. goto rel_cmap;
  949. }
  950. pci_set_drvdata(pdev, info);
  951. if (device_create_file(dev, &dev_attr_dispregs))
  952. dev_err(dev, "Can't create sysfs regdump file\n");
  953. if (par->type == BT_CARMINE)
  954. outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
  955. else
  956. outreg(host, GC_IMASK, GC_INT_EN);
  957. return 0;
  958. rel_cmap:
  959. fb_dealloc_cmap(&info->cmap);
  960. free_irq:
  961. free_irq(par->irq, (void *)par);
  962. io_unmap:
  963. iounmap(par->mmio_base);
  964. fb_unmap:
  965. iounmap(par->fb_base);
  966. rel_reg:
  967. pci_release_regions(pdev);
  968. rel_fb:
  969. framebuffer_release(info);
  970. dis_dev:
  971. pci_disable_device(pdev);
  972. out:
  973. return ret;
  974. }
  975. static void __devexit mb862xx_pci_remove(struct pci_dev *pdev)
  976. {
  977. struct fb_info *fbi = pci_get_drvdata(pdev);
  978. struct mb862xxfb_par *par = fbi->par;
  979. unsigned long reg;
  980. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  981. /* display off */
  982. reg = inreg(disp, GC_DCM1);
  983. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  984. outreg(disp, GC_DCM1, reg);
  985. if (par->type == BT_CARMINE) {
  986. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  987. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  988. } else {
  989. outreg(host, GC_IMASK, 0);
  990. }
  991. mb862xx_i2c_exit(par);
  992. device_remove_file(&pdev->dev, &dev_attr_dispregs);
  993. pci_set_drvdata(pdev, NULL);
  994. unregister_framebuffer(fbi);
  995. fb_dealloc_cmap(&fbi->cmap);
  996. free_irq(par->irq, (void *)par);
  997. iounmap(par->mmio_base);
  998. iounmap(par->fb_base);
  999. pci_release_regions(pdev);
  1000. framebuffer_release(fbi);
  1001. pci_disable_device(pdev);
  1002. }
  1003. static struct pci_driver mb862xxfb_pci_driver = {
  1004. .name = DRV_NAME,
  1005. .id_table = mb862xx_pci_tbl,
  1006. .probe = mb862xx_pci_probe,
  1007. .remove = __devexit_p(mb862xx_pci_remove),
  1008. };
  1009. #endif
  1010. static int __devinit mb862xxfb_init(void)
  1011. {
  1012. int ret = -ENODEV;
  1013. #if defined(CONFIG_FB_MB862XX_LIME)
  1014. ret = platform_driver_register(&of_platform_mb862xxfb_driver);
  1015. #endif
  1016. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1017. ret = pci_register_driver(&mb862xxfb_pci_driver);
  1018. #endif
  1019. return ret;
  1020. }
  1021. static void __exit mb862xxfb_exit(void)
  1022. {
  1023. #if defined(CONFIG_FB_MB862XX_LIME)
  1024. platform_driver_unregister(&of_platform_mb862xxfb_driver);
  1025. #endif
  1026. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1027. pci_unregister_driver(&mb862xxfb_pci_driver);
  1028. #endif
  1029. }
  1030. module_init(mb862xxfb_init);
  1031. module_exit(mb862xxfb_exit);
  1032. MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
  1033. MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
  1034. MODULE_LICENSE("GPL v2");