matroxfb_base.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  8. *
  9. * Version: 1.65 2002/08/14
  10. *
  11. * MTRR stuff: 1998 Tom Rini <trini@kernel.crashing.org>
  12. *
  13. * Contributors: "menion?" <menion@mindless.com>
  14. * Betatesting, fixes, ideas
  15. *
  16. * "Kurt Garloff" <garloff@suse.de>
  17. * Betatesting, fixes, ideas, videomodes, videomodes timmings
  18. *
  19. * "Tom Rini" <trini@kernel.crashing.org>
  20. * MTRR stuff, PPC cleanups, betatesting, fixes, ideas
  21. *
  22. * "Bibek Sahu" <scorpio@dodds.net>
  23. * Access device through readb|w|l and write b|w|l
  24. * Extensive debugging stuff
  25. *
  26. * "Daniel Haun" <haund@usa.net>
  27. * Testing, hardware cursor fixes
  28. *
  29. * "Scott Wood" <sawst46+@pitt.edu>
  30. * Fixes
  31. *
  32. * "Gerd Knorr" <kraxel@goldbach.isdn.cs.tu-berlin.de>
  33. * Betatesting
  34. *
  35. * "Kelly French" <targon@hazmat.com>
  36. * "Fernando Herrera" <fherrera@eurielec.etsit.upm.es>
  37. * Betatesting, bug reporting
  38. *
  39. * "Pablo Bianucci" <pbian@pccp.com.ar>
  40. * Fixes, ideas, betatesting
  41. *
  42. * "Inaky Perez Gonzalez" <inaky@peloncho.fis.ucm.es>
  43. * Fixes, enhandcements, ideas, betatesting
  44. *
  45. * "Ryuichi Oikawa" <roikawa@rr.iiij4u.or.jp>
  46. * PPC betatesting, PPC support, backward compatibility
  47. *
  48. * "Paul Womar" <Paul@pwomar.demon.co.uk>
  49. * "Owen Waller" <O.Waller@ee.qub.ac.uk>
  50. * PPC betatesting
  51. *
  52. * "Thomas Pornin" <pornin@bolet.ens.fr>
  53. * Alpha betatesting
  54. *
  55. * "Pieter van Leuven" <pvl@iae.nl>
  56. * "Ulf Jaenicke-Roessler" <ujr@physik.phy.tu-dresden.de>
  57. * G100 testing
  58. *
  59. * "H. Peter Arvin" <hpa@transmeta.com>
  60. * Ideas
  61. *
  62. * "Cort Dougan" <cort@cs.nmt.edu>
  63. * CHRP fixes and PReP cleanup
  64. *
  65. * "Mark Vojkovich" <mvojkovi@ucsd.edu>
  66. * G400 support
  67. *
  68. * "Samuel Hocevar" <sam@via.ecp.fr>
  69. * Fixes
  70. *
  71. * "Anton Altaparmakov" <AntonA@bigfoot.com>
  72. * G400 MAX/non-MAX distinction
  73. *
  74. * "Ken Aaker" <kdaaker@rchland.vnet.ibm.com>
  75. * memtype extension (needed for GXT130P RS/6000 adapter)
  76. *
  77. * "Uns Lider" <unslider@miranda.org>
  78. * G100 PLNWT fixes
  79. *
  80. * "Denis Zaitsev" <zzz@cd-club.ru>
  81. * Fixes
  82. *
  83. * "Mike Pieper" <mike@pieper-family.de>
  84. * TVOut enhandcements, V4L2 control interface.
  85. *
  86. * "Diego Biurrun" <diego@biurrun.de>
  87. * DFP testing
  88. *
  89. * (following author is not in any relation with this code, but his code
  90. * is included in this driver)
  91. *
  92. * Based on framebuffer driver for VBE 2.0 compliant graphic boards
  93. * (c) 1998 Gerd Knorr <kraxel@cs.tu-berlin.de>
  94. *
  95. * (following author is not in any relation with this code, but his ideas
  96. * were used when writing this driver)
  97. *
  98. * FreeVBE/AF (Matrox), "Shawn Hargreaves" <shawn@talula.demon.co.uk>
  99. *
  100. */
  101. #include <linux/version.h>
  102. #include "matroxfb_base.h"
  103. #include "matroxfb_misc.h"
  104. #include "matroxfb_accel.h"
  105. #include "matroxfb_DAC1064.h"
  106. #include "matroxfb_Ti3026.h"
  107. #include "matroxfb_maven.h"
  108. #include "matroxfb_crtc2.h"
  109. #include "matroxfb_g450.h"
  110. #include <linux/matroxfb.h>
  111. #include <linux/interrupt.h>
  112. #include <linux/slab.h>
  113. #include <linux/uaccess.h>
  114. #ifdef CONFIG_PPC_PMAC
  115. #include <asm/machdep.h>
  116. unsigned char nvram_read_byte(int);
  117. static int default_vmode = VMODE_NVRAM;
  118. static int default_cmode = CMODE_NVRAM;
  119. #endif
  120. static void matroxfb_unregister_device(struct matrox_fb_info* minfo);
  121. /* --------------------------------------------------------------------- */
  122. /*
  123. * card parameters
  124. */
  125. /* --------------------------------------------------------------------- */
  126. static struct fb_var_screeninfo vesafb_defined = {
  127. 640,480,640,480,/* W,H, W, H (virtual) load xres,xres_virtual*/
  128. 0,0, /* virtual -> visible no offset */
  129. 8, /* depth -> load bits_per_pixel */
  130. 0, /* greyscale ? */
  131. {0,0,0}, /* R */
  132. {0,0,0}, /* G */
  133. {0,0,0}, /* B */
  134. {0,0,0}, /* transparency */
  135. 0, /* standard pixel format */
  136. FB_ACTIVATE_NOW,
  137. -1,-1,
  138. FB_ACCELF_TEXT, /* accel flags */
  139. 39721L,48L,16L,33L,10L,
  140. 96L,2L,~0, /* No sync info */
  141. FB_VMODE_NONINTERLACED,
  142. };
  143. /* --------------------------------------------------------------------- */
  144. static void update_crtc2(struct matrox_fb_info *minfo, unsigned int pos)
  145. {
  146. struct matroxfb_dh_fb_info *info = minfo->crtc2.info;
  147. /* Make sure that displays are compatible */
  148. if (info && (info->fbcon.var.bits_per_pixel == minfo->fbcon.var.bits_per_pixel)
  149. && (info->fbcon.var.xres_virtual == minfo->fbcon.var.xres_virtual)
  150. && (info->fbcon.var.green.length == minfo->fbcon.var.green.length)
  151. ) {
  152. switch (minfo->fbcon.var.bits_per_pixel) {
  153. case 16:
  154. case 32:
  155. pos = pos * 8;
  156. if (info->interlaced) {
  157. mga_outl(0x3C2C, pos);
  158. mga_outl(0x3C28, pos + minfo->fbcon.var.xres_virtual * minfo->fbcon.var.bits_per_pixel / 8);
  159. } else {
  160. mga_outl(0x3C28, pos);
  161. }
  162. break;
  163. }
  164. }
  165. }
  166. static void matroxfb_crtc1_panpos(struct matrox_fb_info *minfo)
  167. {
  168. if (minfo->crtc1.panpos >= 0) {
  169. unsigned long flags;
  170. int panpos;
  171. matroxfb_DAC_lock_irqsave(flags);
  172. panpos = minfo->crtc1.panpos;
  173. if (panpos >= 0) {
  174. unsigned int extvga_reg;
  175. minfo->crtc1.panpos = -1; /* No update pending anymore */
  176. extvga_reg = mga_inb(M_EXTVGA_INDEX);
  177. mga_setr(M_EXTVGA_INDEX, 0x00, panpos);
  178. if (extvga_reg != 0x00) {
  179. mga_outb(M_EXTVGA_INDEX, extvga_reg);
  180. }
  181. }
  182. matroxfb_DAC_unlock_irqrestore(flags);
  183. }
  184. }
  185. static irqreturn_t matrox_irq(int irq, void *dev_id)
  186. {
  187. u_int32_t status;
  188. int handled = 0;
  189. struct matrox_fb_info *minfo = dev_id;
  190. status = mga_inl(M_STATUS);
  191. if (status & 0x20) {
  192. mga_outl(M_ICLEAR, 0x20);
  193. minfo->crtc1.vsync.cnt++;
  194. matroxfb_crtc1_panpos(minfo);
  195. wake_up_interruptible(&minfo->crtc1.vsync.wait);
  196. handled = 1;
  197. }
  198. if (status & 0x200) {
  199. mga_outl(M_ICLEAR, 0x200);
  200. minfo->crtc2.vsync.cnt++;
  201. wake_up_interruptible(&minfo->crtc2.vsync.wait);
  202. handled = 1;
  203. }
  204. return IRQ_RETVAL(handled);
  205. }
  206. int matroxfb_enable_irq(struct matrox_fb_info *minfo, int reenable)
  207. {
  208. u_int32_t bm;
  209. if (minfo->devflags.accelerator == FB_ACCEL_MATROX_MGAG400)
  210. bm = 0x220;
  211. else
  212. bm = 0x020;
  213. if (!test_and_set_bit(0, &minfo->irq_flags)) {
  214. if (request_irq(minfo->pcidev->irq, matrox_irq,
  215. IRQF_SHARED, "matroxfb", minfo)) {
  216. clear_bit(0, &minfo->irq_flags);
  217. return -EINVAL;
  218. }
  219. /* Clear any pending field interrupts */
  220. mga_outl(M_ICLEAR, bm);
  221. mga_outl(M_IEN, mga_inl(M_IEN) | bm);
  222. } else if (reenable) {
  223. u_int32_t ien;
  224. ien = mga_inl(M_IEN);
  225. if ((ien & bm) != bm) {
  226. printk(KERN_DEBUG "matroxfb: someone disabled IRQ [%08X]\n", ien);
  227. mga_outl(M_IEN, ien | bm);
  228. }
  229. }
  230. return 0;
  231. }
  232. static void matroxfb_disable_irq(struct matrox_fb_info *minfo)
  233. {
  234. if (test_and_clear_bit(0, &minfo->irq_flags)) {
  235. /* Flush pending pan-at-vbl request... */
  236. matroxfb_crtc1_panpos(minfo);
  237. if (minfo->devflags.accelerator == FB_ACCEL_MATROX_MGAG400)
  238. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x220);
  239. else
  240. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x20);
  241. free_irq(minfo->pcidev->irq, minfo);
  242. }
  243. }
  244. int matroxfb_wait_for_sync(struct matrox_fb_info *minfo, u_int32_t crtc)
  245. {
  246. struct matrox_vsync *vs;
  247. unsigned int cnt;
  248. int ret;
  249. switch (crtc) {
  250. case 0:
  251. vs = &minfo->crtc1.vsync;
  252. break;
  253. case 1:
  254. if (minfo->devflags.accelerator != FB_ACCEL_MATROX_MGAG400) {
  255. return -ENODEV;
  256. }
  257. vs = &minfo->crtc2.vsync;
  258. break;
  259. default:
  260. return -ENODEV;
  261. }
  262. ret = matroxfb_enable_irq(minfo, 0);
  263. if (ret) {
  264. return ret;
  265. }
  266. cnt = vs->cnt;
  267. ret = wait_event_interruptible_timeout(vs->wait, cnt != vs->cnt, HZ/10);
  268. if (ret < 0) {
  269. return ret;
  270. }
  271. if (ret == 0) {
  272. matroxfb_enable_irq(minfo, 1);
  273. return -ETIMEDOUT;
  274. }
  275. return 0;
  276. }
  277. /* --------------------------------------------------------------------- */
  278. static void matrox_pan_var(struct matrox_fb_info *minfo,
  279. struct fb_var_screeninfo *var)
  280. {
  281. unsigned int pos;
  282. unsigned short p0, p1, p2;
  283. unsigned int p3;
  284. int vbl;
  285. unsigned long flags;
  286. CRITFLAGS
  287. DBG(__func__)
  288. if (minfo->dead)
  289. return;
  290. minfo->fbcon.var.xoffset = var->xoffset;
  291. minfo->fbcon.var.yoffset = var->yoffset;
  292. pos = (minfo->fbcon.var.yoffset * minfo->fbcon.var.xres_virtual + minfo->fbcon.var.xoffset) * minfo->curr.final_bppShift / 32;
  293. pos += minfo->curr.ydstorg.chunks;
  294. p0 = minfo->hw.CRTC[0x0D] = pos & 0xFF;
  295. p1 = minfo->hw.CRTC[0x0C] = (pos & 0xFF00) >> 8;
  296. p2 = minfo->hw.CRTCEXT[0] = (minfo->hw.CRTCEXT[0] & 0xB0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  297. p3 = minfo->hw.CRTCEXT[8] = pos >> 21;
  298. /* FB_ACTIVATE_VBL and we can acquire interrupts? Honor FB_ACTIVATE_VBL then... */
  299. vbl = (var->activate & FB_ACTIVATE_VBL) && (matroxfb_enable_irq(minfo, 0) == 0);
  300. CRITBEGIN
  301. matroxfb_DAC_lock_irqsave(flags);
  302. mga_setr(M_CRTC_INDEX, 0x0D, p0);
  303. mga_setr(M_CRTC_INDEX, 0x0C, p1);
  304. if (minfo->devflags.support32MB)
  305. mga_setr(M_EXTVGA_INDEX, 0x08, p3);
  306. if (vbl) {
  307. minfo->crtc1.panpos = p2;
  308. } else {
  309. /* Abort any pending change */
  310. minfo->crtc1.panpos = -1;
  311. mga_setr(M_EXTVGA_INDEX, 0x00, p2);
  312. }
  313. matroxfb_DAC_unlock_irqrestore(flags);
  314. update_crtc2(minfo, pos);
  315. CRITEND
  316. }
  317. static void matroxfb_remove(struct matrox_fb_info *minfo, int dummy)
  318. {
  319. /* Currently we are holding big kernel lock on all dead & usecount updates.
  320. * Destroy everything after all users release it. Especially do not unregister
  321. * framebuffer and iounmap memory, neither fbmem nor fbcon-cfb* does not check
  322. * for device unplugged when in use.
  323. * In future we should point mmio.vbase & video.vbase somewhere where we can
  324. * write data without causing too much damage...
  325. */
  326. minfo->dead = 1;
  327. if (minfo->usecount) {
  328. /* destroy it later */
  329. return;
  330. }
  331. matroxfb_unregister_device(minfo);
  332. unregister_framebuffer(&minfo->fbcon);
  333. matroxfb_g450_shutdown(minfo);
  334. #ifdef CONFIG_MTRR
  335. if (minfo->mtrr.vram_valid)
  336. mtrr_del(minfo->mtrr.vram, minfo->video.base, minfo->video.len);
  337. #endif
  338. mga_iounmap(minfo->mmio.vbase);
  339. mga_iounmap(minfo->video.vbase);
  340. release_mem_region(minfo->video.base, minfo->video.len_maximum);
  341. release_mem_region(minfo->mmio.base, 16384);
  342. kfree(minfo);
  343. }
  344. /*
  345. * Open/Release the frame buffer device
  346. */
  347. static int matroxfb_open(struct fb_info *info, int user)
  348. {
  349. struct matrox_fb_info *minfo = info2minfo(info);
  350. DBG_LOOP(__func__)
  351. if (minfo->dead) {
  352. return -ENXIO;
  353. }
  354. minfo->usecount++;
  355. if (user) {
  356. minfo->userusecount++;
  357. }
  358. return(0);
  359. }
  360. static int matroxfb_release(struct fb_info *info, int user)
  361. {
  362. struct matrox_fb_info *minfo = info2minfo(info);
  363. DBG_LOOP(__func__)
  364. if (user) {
  365. if (0 == --minfo->userusecount) {
  366. matroxfb_disable_irq(minfo);
  367. }
  368. }
  369. if (!(--minfo->usecount) && minfo->dead) {
  370. matroxfb_remove(minfo, 0);
  371. }
  372. return(0);
  373. }
  374. static int matroxfb_pan_display(struct fb_var_screeninfo *var,
  375. struct fb_info* info) {
  376. struct matrox_fb_info *minfo = info2minfo(info);
  377. DBG(__func__)
  378. matrox_pan_var(minfo, var);
  379. return 0;
  380. }
  381. static int matroxfb_get_final_bppShift(const struct matrox_fb_info *minfo,
  382. int bpp)
  383. {
  384. int bppshft2;
  385. DBG(__func__)
  386. bppshft2 = bpp;
  387. if (!bppshft2) {
  388. return 8;
  389. }
  390. if (isInterleave(minfo))
  391. bppshft2 >>= 1;
  392. if (minfo->devflags.video64bits)
  393. bppshft2 >>= 1;
  394. return bppshft2;
  395. }
  396. static int matroxfb_test_and_set_rounding(const struct matrox_fb_info *minfo,
  397. int xres, int bpp)
  398. {
  399. int over;
  400. int rounding;
  401. DBG(__func__)
  402. switch (bpp) {
  403. case 0: return xres;
  404. case 4: rounding = 128;
  405. break;
  406. case 8: rounding = 64; /* doc says 64; 32 is OK for G400 */
  407. break;
  408. case 16: rounding = 32;
  409. break;
  410. case 24: rounding = 64; /* doc says 64; 32 is OK for G400 */
  411. break;
  412. default: rounding = 16;
  413. /* on G400, 16 really does not work */
  414. if (minfo->devflags.accelerator == FB_ACCEL_MATROX_MGAG400)
  415. rounding = 32;
  416. break;
  417. }
  418. if (isInterleave(minfo)) {
  419. rounding *= 2;
  420. }
  421. over = xres % rounding;
  422. if (over)
  423. xres += rounding-over;
  424. return xres;
  425. }
  426. static int matroxfb_pitch_adjust(const struct matrox_fb_info *minfo, int xres,
  427. int bpp)
  428. {
  429. const int* width;
  430. int xres_new;
  431. DBG(__func__)
  432. if (!bpp) return xres;
  433. width = minfo->capable.vxres;
  434. if (minfo->devflags.precise_width) {
  435. while (*width) {
  436. if ((*width >= xres) && (matroxfb_test_and_set_rounding(minfo, *width, bpp) == *width)) {
  437. break;
  438. }
  439. width++;
  440. }
  441. xres_new = *width;
  442. } else {
  443. xres_new = matroxfb_test_and_set_rounding(minfo, xres, bpp);
  444. }
  445. return xres_new;
  446. }
  447. static int matroxfb_get_cmap_len(struct fb_var_screeninfo *var) {
  448. DBG(__func__)
  449. switch (var->bits_per_pixel) {
  450. case 4:
  451. return 16; /* pseudocolor... 16 entries HW palette */
  452. case 8:
  453. return 256; /* pseudocolor... 256 entries HW palette */
  454. case 16:
  455. return 16; /* directcolor... 16 entries SW palette */
  456. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  457. case 24:
  458. return 16; /* directcolor... 16 entries SW palette */
  459. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  460. case 32:
  461. return 16; /* directcolor... 16 entries SW palette */
  462. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  463. }
  464. return 16; /* return something reasonable... or panic()? */
  465. }
  466. static int matroxfb_decode_var(const struct matrox_fb_info *minfo,
  467. struct fb_var_screeninfo *var, int *visual,
  468. int *video_cmap_len, unsigned int* ydstorg)
  469. {
  470. struct RGBT {
  471. unsigned char bpp;
  472. struct {
  473. unsigned char offset,
  474. length;
  475. } red,
  476. green,
  477. blue,
  478. transp;
  479. signed char visual;
  480. };
  481. static const struct RGBT table[]= {
  482. { 8,{ 0,8},{0,8},{0,8},{ 0,0},MX_VISUAL_PSEUDOCOLOR},
  483. {15,{10,5},{5,5},{0,5},{15,1},MX_VISUAL_DIRECTCOLOR},
  484. {16,{11,5},{5,6},{0,5},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  485. {24,{16,8},{8,8},{0,8},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  486. {32,{16,8},{8,8},{0,8},{24,8},MX_VISUAL_DIRECTCOLOR}
  487. };
  488. struct RGBT const *rgbt;
  489. unsigned int bpp = var->bits_per_pixel;
  490. unsigned int vramlen;
  491. unsigned int memlen;
  492. DBG(__func__)
  493. switch (bpp) {
  494. case 4: if (!minfo->capable.cfb4) return -EINVAL;
  495. break;
  496. case 8: break;
  497. case 16: break;
  498. case 24: break;
  499. case 32: break;
  500. default: return -EINVAL;
  501. }
  502. *ydstorg = 0;
  503. vramlen = minfo->video.len_usable;
  504. if (var->yres_virtual < var->yres)
  505. var->yres_virtual = var->yres;
  506. if (var->xres_virtual < var->xres)
  507. var->xres_virtual = var->xres;
  508. var->xres_virtual = matroxfb_pitch_adjust(minfo, var->xres_virtual, bpp);
  509. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  510. if (memlen > vramlen) {
  511. var->yres_virtual = vramlen * 8 / (var->xres_virtual * bpp);
  512. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  513. }
  514. /* There is hardware bug that no line can cross 4MB boundary */
  515. /* give up for CFB24, it is impossible to easy workaround it */
  516. /* for other try to do something */
  517. if (!minfo->capable.cross4MB && (memlen > 0x400000)) {
  518. if (bpp == 24) {
  519. /* sorry */
  520. } else {
  521. unsigned int linelen;
  522. unsigned int m1 = linelen = var->xres_virtual * bpp / 8;
  523. unsigned int m2 = PAGE_SIZE; /* or 128 if you do not need PAGE ALIGNED address */
  524. unsigned int max_yres;
  525. while (m1) {
  526. int t;
  527. while (m2 >= m1) m2 -= m1;
  528. t = m1;
  529. m1 = m2;
  530. m2 = t;
  531. }
  532. m2 = linelen * PAGE_SIZE / m2;
  533. *ydstorg = m2 = 0x400000 % m2;
  534. max_yres = (vramlen - m2) / linelen;
  535. if (var->yres_virtual > max_yres)
  536. var->yres_virtual = max_yres;
  537. }
  538. }
  539. /* YDSTLEN contains only signed 16bit value */
  540. if (var->yres_virtual > 32767)
  541. var->yres_virtual = 32767;
  542. /* we must round yres/xres down, we already rounded y/xres_virtual up
  543. if it was possible. We should return -EINVAL, but I disagree */
  544. if (var->yres_virtual < var->yres)
  545. var->yres = var->yres_virtual;
  546. if (var->xres_virtual < var->xres)
  547. var->xres = var->xres_virtual;
  548. if (var->xoffset + var->xres > var->xres_virtual)
  549. var->xoffset = var->xres_virtual - var->xres;
  550. if (var->yoffset + var->yres > var->yres_virtual)
  551. var->yoffset = var->yres_virtual - var->yres;
  552. if (bpp == 16 && var->green.length == 5) {
  553. bpp--; /* an artificial value - 15 */
  554. }
  555. for (rgbt = table; rgbt->bpp < bpp; rgbt++);
  556. #define SETCLR(clr)\
  557. var->clr.offset = rgbt->clr.offset;\
  558. var->clr.length = rgbt->clr.length
  559. SETCLR(red);
  560. SETCLR(green);
  561. SETCLR(blue);
  562. SETCLR(transp);
  563. #undef SETCLR
  564. *visual = rgbt->visual;
  565. if (bpp > 8)
  566. dprintk("matroxfb: truecolor: "
  567. "size=%d:%d:%d:%d, shift=%d:%d:%d:%d\n",
  568. var->transp.length, var->red.length, var->green.length, var->blue.length,
  569. var->transp.offset, var->red.offset, var->green.offset, var->blue.offset);
  570. *video_cmap_len = matroxfb_get_cmap_len(var);
  571. dprintk(KERN_INFO "requested %d*%d/%dbpp (%d*%d)\n", var->xres, var->yres, var->bits_per_pixel,
  572. var->xres_virtual, var->yres_virtual);
  573. return 0;
  574. }
  575. static int matroxfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  576. unsigned blue, unsigned transp,
  577. struct fb_info *fb_info)
  578. {
  579. struct matrox_fb_info* minfo = container_of(fb_info, struct matrox_fb_info, fbcon);
  580. DBG(__func__)
  581. /*
  582. * Set a single color register. The values supplied are
  583. * already rounded down to the hardware's capabilities
  584. * (according to the entries in the `var' structure). Return
  585. * != 0 for invalid regno.
  586. */
  587. if (regno >= minfo->curr.cmap_len)
  588. return 1;
  589. if (minfo->fbcon.var.grayscale) {
  590. /* gray = 0.30*R + 0.59*G + 0.11*B */
  591. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  592. }
  593. red = CNVT_TOHW(red, minfo->fbcon.var.red.length);
  594. green = CNVT_TOHW(green, minfo->fbcon.var.green.length);
  595. blue = CNVT_TOHW(blue, minfo->fbcon.var.blue.length);
  596. transp = CNVT_TOHW(transp, minfo->fbcon.var.transp.length);
  597. switch (minfo->fbcon.var.bits_per_pixel) {
  598. case 4:
  599. case 8:
  600. mga_outb(M_DAC_REG, regno);
  601. mga_outb(M_DAC_VAL, red);
  602. mga_outb(M_DAC_VAL, green);
  603. mga_outb(M_DAC_VAL, blue);
  604. break;
  605. case 16:
  606. if (regno >= 16)
  607. break;
  608. {
  609. u_int16_t col =
  610. (red << minfo->fbcon.var.red.offset) |
  611. (green << minfo->fbcon.var.green.offset) |
  612. (blue << minfo->fbcon.var.blue.offset) |
  613. (transp << minfo->fbcon.var.transp.offset); /* for 1:5:5:5 */
  614. minfo->cmap[regno] = col | (col << 16);
  615. }
  616. break;
  617. case 24:
  618. case 32:
  619. if (regno >= 16)
  620. break;
  621. minfo->cmap[regno] =
  622. (red << minfo->fbcon.var.red.offset) |
  623. (green << minfo->fbcon.var.green.offset) |
  624. (blue << minfo->fbcon.var.blue.offset) |
  625. (transp << minfo->fbcon.var.transp.offset); /* 8:8:8:8 */
  626. break;
  627. }
  628. return 0;
  629. }
  630. static void matroxfb_init_fix(struct matrox_fb_info *minfo)
  631. {
  632. struct fb_fix_screeninfo *fix = &minfo->fbcon.fix;
  633. DBG(__func__)
  634. strcpy(fix->id,"MATROX");
  635. fix->xpanstep = 8; /* 8 for 8bpp, 4 for 16bpp, 2 for 32bpp */
  636. fix->ypanstep = 1;
  637. fix->ywrapstep = 0;
  638. fix->mmio_start = minfo->mmio.base;
  639. fix->mmio_len = minfo->mmio.len;
  640. fix->accel = minfo->devflags.accelerator;
  641. }
  642. static void matroxfb_update_fix(struct matrox_fb_info *minfo)
  643. {
  644. struct fb_fix_screeninfo *fix = &minfo->fbcon.fix;
  645. DBG(__func__)
  646. mutex_lock(&minfo->fbcon.mm_lock);
  647. fix->smem_start = minfo->video.base + minfo->curr.ydstorg.bytes;
  648. fix->smem_len = minfo->video.len_usable - minfo->curr.ydstorg.bytes;
  649. mutex_unlock(&minfo->fbcon.mm_lock);
  650. }
  651. static int matroxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  652. {
  653. int err;
  654. int visual;
  655. int cmap_len;
  656. unsigned int ydstorg;
  657. struct matrox_fb_info *minfo = info2minfo(info);
  658. if (minfo->dead) {
  659. return -ENXIO;
  660. }
  661. if ((err = matroxfb_decode_var(minfo, var, &visual, &cmap_len, &ydstorg)) != 0)
  662. return err;
  663. return 0;
  664. }
  665. static int matroxfb_set_par(struct fb_info *info)
  666. {
  667. int err;
  668. int visual;
  669. int cmap_len;
  670. unsigned int ydstorg;
  671. struct fb_var_screeninfo *var;
  672. struct matrox_fb_info *minfo = info2minfo(info);
  673. DBG(__func__)
  674. if (minfo->dead) {
  675. return -ENXIO;
  676. }
  677. var = &info->var;
  678. if ((err = matroxfb_decode_var(minfo, var, &visual, &cmap_len, &ydstorg)) != 0)
  679. return err;
  680. minfo->fbcon.screen_base = vaddr_va(minfo->video.vbase) + ydstorg;
  681. matroxfb_update_fix(minfo);
  682. minfo->fbcon.fix.visual = visual;
  683. minfo->fbcon.fix.type = FB_TYPE_PACKED_PIXELS;
  684. minfo->fbcon.fix.type_aux = 0;
  685. minfo->fbcon.fix.line_length = (var->xres_virtual * var->bits_per_pixel) >> 3;
  686. {
  687. unsigned int pos;
  688. minfo->curr.cmap_len = cmap_len;
  689. ydstorg += minfo->devflags.ydstorg;
  690. minfo->curr.ydstorg.bytes = ydstorg;
  691. minfo->curr.ydstorg.chunks = ydstorg >> (isInterleave(minfo) ? 3 : 2);
  692. if (var->bits_per_pixel == 4)
  693. minfo->curr.ydstorg.pixels = ydstorg;
  694. else
  695. minfo->curr.ydstorg.pixels = (ydstorg * 8) / var->bits_per_pixel;
  696. minfo->curr.final_bppShift = matroxfb_get_final_bppShift(minfo, var->bits_per_pixel);
  697. { struct my_timming mt;
  698. struct matrox_hw_state* hw;
  699. int out;
  700. matroxfb_var2my(var, &mt);
  701. mt.crtc = MATROXFB_SRC_CRTC1;
  702. /* CRTC1 delays */
  703. switch (var->bits_per_pixel) {
  704. case 0: mt.delay = 31 + 0; break;
  705. case 16: mt.delay = 21 + 8; break;
  706. case 24: mt.delay = 17 + 8; break;
  707. case 32: mt.delay = 16 + 8; break;
  708. default: mt.delay = 31 + 8; break;
  709. }
  710. hw = &minfo->hw;
  711. down_read(&minfo->altout.lock);
  712. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  713. if (minfo->outputs[out].src == MATROXFB_SRC_CRTC1 &&
  714. minfo->outputs[out].output->compute) {
  715. minfo->outputs[out].output->compute(minfo->outputs[out].data, &mt);
  716. }
  717. }
  718. up_read(&minfo->altout.lock);
  719. minfo->crtc1.pixclock = mt.pixclock;
  720. minfo->crtc1.mnp = mt.mnp;
  721. minfo->hw_switch->init(minfo, &mt);
  722. pos = (var->yoffset * var->xres_virtual + var->xoffset) * minfo->curr.final_bppShift / 32;
  723. pos += minfo->curr.ydstorg.chunks;
  724. hw->CRTC[0x0D] = pos & 0xFF;
  725. hw->CRTC[0x0C] = (pos & 0xFF00) >> 8;
  726. hw->CRTCEXT[0] = (hw->CRTCEXT[0] & 0xF0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  727. hw->CRTCEXT[8] = pos >> 21;
  728. minfo->hw_switch->restore(minfo);
  729. update_crtc2(minfo, pos);
  730. down_read(&minfo->altout.lock);
  731. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  732. if (minfo->outputs[out].src == MATROXFB_SRC_CRTC1 &&
  733. minfo->outputs[out].output->program) {
  734. minfo->outputs[out].output->program(minfo->outputs[out].data);
  735. }
  736. }
  737. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  738. if (minfo->outputs[out].src == MATROXFB_SRC_CRTC1 &&
  739. minfo->outputs[out].output->start) {
  740. minfo->outputs[out].output->start(minfo->outputs[out].data);
  741. }
  742. }
  743. up_read(&minfo->altout.lock);
  744. matrox_cfbX_init(minfo);
  745. }
  746. }
  747. minfo->initialized = 1;
  748. return 0;
  749. }
  750. static int matroxfb_get_vblank(struct matrox_fb_info *minfo,
  751. struct fb_vblank *vblank)
  752. {
  753. unsigned int sts1;
  754. matroxfb_enable_irq(minfo, 0);
  755. memset(vblank, 0, sizeof(*vblank));
  756. vblank->flags = FB_VBLANK_HAVE_VCOUNT | FB_VBLANK_HAVE_VSYNC |
  757. FB_VBLANK_HAVE_VBLANK | FB_VBLANK_HAVE_HBLANK;
  758. sts1 = mga_inb(M_INSTS1);
  759. vblank->vcount = mga_inl(M_VCOUNT);
  760. /* BTW, on my PIII/450 with G400, reading M_INSTS1
  761. byte makes this call about 12% slower (1.70 vs. 2.05 us
  762. per ioctl()) */
  763. if (sts1 & 1)
  764. vblank->flags |= FB_VBLANK_HBLANKING;
  765. if (sts1 & 8)
  766. vblank->flags |= FB_VBLANK_VSYNCING;
  767. if (vblank->vcount >= minfo->fbcon.var.yres)
  768. vblank->flags |= FB_VBLANK_VBLANKING;
  769. if (test_bit(0, &minfo->irq_flags)) {
  770. vblank->flags |= FB_VBLANK_HAVE_COUNT;
  771. /* Only one writer, aligned int value...
  772. it should work without lock and without atomic_t */
  773. vblank->count = minfo->crtc1.vsync.cnt;
  774. }
  775. return 0;
  776. }
  777. static struct matrox_altout panellink_output = {
  778. .name = "Panellink output",
  779. };
  780. static int matroxfb_ioctl(struct fb_info *info,
  781. unsigned int cmd, unsigned long arg)
  782. {
  783. void __user *argp = (void __user *)arg;
  784. struct matrox_fb_info *minfo = info2minfo(info);
  785. DBG(__func__)
  786. if (minfo->dead) {
  787. return -ENXIO;
  788. }
  789. switch (cmd) {
  790. case FBIOGET_VBLANK:
  791. {
  792. struct fb_vblank vblank;
  793. int err;
  794. err = matroxfb_get_vblank(minfo, &vblank);
  795. if (err)
  796. return err;
  797. if (copy_to_user(argp, &vblank, sizeof(vblank)))
  798. return -EFAULT;
  799. return 0;
  800. }
  801. case FBIO_WAITFORVSYNC:
  802. {
  803. u_int32_t crt;
  804. if (get_user(crt, (u_int32_t __user *)arg))
  805. return -EFAULT;
  806. return matroxfb_wait_for_sync(minfo, crt);
  807. }
  808. case MATROXFB_SET_OUTPUT_MODE:
  809. {
  810. struct matroxioc_output_mode mom;
  811. struct matrox_altout *oproc;
  812. int val;
  813. if (copy_from_user(&mom, argp, sizeof(mom)))
  814. return -EFAULT;
  815. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  816. return -ENXIO;
  817. down_read(&minfo->altout.lock);
  818. oproc = minfo->outputs[mom.output].output;
  819. if (!oproc) {
  820. val = -ENXIO;
  821. } else if (!oproc->verifymode) {
  822. if (mom.mode == MATROXFB_OUTPUT_MODE_MONITOR) {
  823. val = 0;
  824. } else {
  825. val = -EINVAL;
  826. }
  827. } else {
  828. val = oproc->verifymode(minfo->outputs[mom.output].data, mom.mode);
  829. }
  830. if (!val) {
  831. if (minfo->outputs[mom.output].mode != mom.mode) {
  832. minfo->outputs[mom.output].mode = mom.mode;
  833. val = 1;
  834. }
  835. }
  836. up_read(&minfo->altout.lock);
  837. if (val != 1)
  838. return val;
  839. switch (minfo->outputs[mom.output].src) {
  840. case MATROXFB_SRC_CRTC1:
  841. matroxfb_set_par(info);
  842. break;
  843. case MATROXFB_SRC_CRTC2:
  844. {
  845. struct matroxfb_dh_fb_info* crtc2;
  846. down_read(&minfo->crtc2.lock);
  847. crtc2 = minfo->crtc2.info;
  848. if (crtc2)
  849. crtc2->fbcon.fbops->fb_set_par(&crtc2->fbcon);
  850. up_read(&minfo->crtc2.lock);
  851. }
  852. break;
  853. }
  854. return 0;
  855. }
  856. case MATROXFB_GET_OUTPUT_MODE:
  857. {
  858. struct matroxioc_output_mode mom;
  859. struct matrox_altout *oproc;
  860. int val;
  861. if (copy_from_user(&mom, argp, sizeof(mom)))
  862. return -EFAULT;
  863. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  864. return -ENXIO;
  865. down_read(&minfo->altout.lock);
  866. oproc = minfo->outputs[mom.output].output;
  867. if (!oproc) {
  868. val = -ENXIO;
  869. } else {
  870. mom.mode = minfo->outputs[mom.output].mode;
  871. val = 0;
  872. }
  873. up_read(&minfo->altout.lock);
  874. if (val)
  875. return val;
  876. if (copy_to_user(argp, &mom, sizeof(mom)))
  877. return -EFAULT;
  878. return 0;
  879. }
  880. case MATROXFB_SET_OUTPUT_CONNECTION:
  881. {
  882. u_int32_t tmp;
  883. int i;
  884. int changes;
  885. if (copy_from_user(&tmp, argp, sizeof(tmp)))
  886. return -EFAULT;
  887. for (i = 0; i < 32; i++) {
  888. if (tmp & (1 << i)) {
  889. if (i >= MATROXFB_MAX_OUTPUTS)
  890. return -ENXIO;
  891. if (!minfo->outputs[i].output)
  892. return -ENXIO;
  893. switch (minfo->outputs[i].src) {
  894. case MATROXFB_SRC_NONE:
  895. case MATROXFB_SRC_CRTC1:
  896. break;
  897. default:
  898. return -EBUSY;
  899. }
  900. }
  901. }
  902. if (minfo->devflags.panellink) {
  903. if (tmp & MATROXFB_OUTPUT_CONN_DFP) {
  904. if (tmp & MATROXFB_OUTPUT_CONN_SECONDARY)
  905. return -EINVAL;
  906. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  907. if (minfo->outputs[i].src == MATROXFB_SRC_CRTC2) {
  908. return -EBUSY;
  909. }
  910. }
  911. }
  912. }
  913. changes = 0;
  914. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  915. if (tmp & (1 << i)) {
  916. if (minfo->outputs[i].src != MATROXFB_SRC_CRTC1) {
  917. changes = 1;
  918. minfo->outputs[i].src = MATROXFB_SRC_CRTC1;
  919. }
  920. } else if (minfo->outputs[i].src == MATROXFB_SRC_CRTC1) {
  921. changes = 1;
  922. minfo->outputs[i].src = MATROXFB_SRC_NONE;
  923. }
  924. }
  925. if (!changes)
  926. return 0;
  927. matroxfb_set_par(info);
  928. return 0;
  929. }
  930. case MATROXFB_GET_OUTPUT_CONNECTION:
  931. {
  932. u_int32_t conn = 0;
  933. int i;
  934. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  935. if (minfo->outputs[i].src == MATROXFB_SRC_CRTC1) {
  936. conn |= 1 << i;
  937. }
  938. }
  939. if (put_user(conn, (u_int32_t __user *)arg))
  940. return -EFAULT;
  941. return 0;
  942. }
  943. case MATROXFB_GET_AVAILABLE_OUTPUTS:
  944. {
  945. u_int32_t conn = 0;
  946. int i;
  947. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  948. if (minfo->outputs[i].output) {
  949. switch (minfo->outputs[i].src) {
  950. case MATROXFB_SRC_NONE:
  951. case MATROXFB_SRC_CRTC1:
  952. conn |= 1 << i;
  953. break;
  954. }
  955. }
  956. }
  957. if (minfo->devflags.panellink) {
  958. if (conn & MATROXFB_OUTPUT_CONN_DFP)
  959. conn &= ~MATROXFB_OUTPUT_CONN_SECONDARY;
  960. if (conn & MATROXFB_OUTPUT_CONN_SECONDARY)
  961. conn &= ~MATROXFB_OUTPUT_CONN_DFP;
  962. }
  963. if (put_user(conn, (u_int32_t __user *)arg))
  964. return -EFAULT;
  965. return 0;
  966. }
  967. case MATROXFB_GET_ALL_OUTPUTS:
  968. {
  969. u_int32_t conn = 0;
  970. int i;
  971. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  972. if (minfo->outputs[i].output) {
  973. conn |= 1 << i;
  974. }
  975. }
  976. if (put_user(conn, (u_int32_t __user *)arg))
  977. return -EFAULT;
  978. return 0;
  979. }
  980. case VIDIOC_QUERYCAP:
  981. {
  982. struct v4l2_capability r;
  983. memset(&r, 0, sizeof(r));
  984. strcpy(r.driver, "matroxfb");
  985. strcpy(r.card, "Matrox");
  986. sprintf(r.bus_info, "PCI:%s", pci_name(minfo->pcidev));
  987. r.version = KERNEL_VERSION(1,0,0);
  988. r.capabilities = V4L2_CAP_VIDEO_OUTPUT;
  989. if (copy_to_user(argp, &r, sizeof(r)))
  990. return -EFAULT;
  991. return 0;
  992. }
  993. case VIDIOC_QUERYCTRL:
  994. {
  995. struct v4l2_queryctrl qctrl;
  996. int err;
  997. if (copy_from_user(&qctrl, argp, sizeof(qctrl)))
  998. return -EFAULT;
  999. down_read(&minfo->altout.lock);
  1000. if (!minfo->outputs[1].output) {
  1001. err = -ENXIO;
  1002. } else if (minfo->outputs[1].output->getqueryctrl) {
  1003. err = minfo->outputs[1].output->getqueryctrl(minfo->outputs[1].data, &qctrl);
  1004. } else {
  1005. err = -EINVAL;
  1006. }
  1007. up_read(&minfo->altout.lock);
  1008. if (err >= 0 &&
  1009. copy_to_user(argp, &qctrl, sizeof(qctrl)))
  1010. return -EFAULT;
  1011. return err;
  1012. }
  1013. case VIDIOC_G_CTRL:
  1014. {
  1015. struct v4l2_control ctrl;
  1016. int err;
  1017. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1018. return -EFAULT;
  1019. down_read(&minfo->altout.lock);
  1020. if (!minfo->outputs[1].output) {
  1021. err = -ENXIO;
  1022. } else if (minfo->outputs[1].output->getctrl) {
  1023. err = minfo->outputs[1].output->getctrl(minfo->outputs[1].data, &ctrl);
  1024. } else {
  1025. err = -EINVAL;
  1026. }
  1027. up_read(&minfo->altout.lock);
  1028. if (err >= 0 &&
  1029. copy_to_user(argp, &ctrl, sizeof(ctrl)))
  1030. return -EFAULT;
  1031. return err;
  1032. }
  1033. case VIDIOC_S_CTRL:
  1034. {
  1035. struct v4l2_control ctrl;
  1036. int err;
  1037. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1038. return -EFAULT;
  1039. down_read(&minfo->altout.lock);
  1040. if (!minfo->outputs[1].output) {
  1041. err = -ENXIO;
  1042. } else if (minfo->outputs[1].output->setctrl) {
  1043. err = minfo->outputs[1].output->setctrl(minfo->outputs[1].data, &ctrl);
  1044. } else {
  1045. err = -EINVAL;
  1046. }
  1047. up_read(&minfo->altout.lock);
  1048. return err;
  1049. }
  1050. }
  1051. return -ENOTTY;
  1052. }
  1053. /* 0 unblank, 1 blank, 2 no vsync, 3 no hsync, 4 off */
  1054. static int matroxfb_blank(int blank, struct fb_info *info)
  1055. {
  1056. int seq;
  1057. int crtc;
  1058. CRITFLAGS
  1059. struct matrox_fb_info *minfo = info2minfo(info);
  1060. DBG(__func__)
  1061. if (minfo->dead)
  1062. return 1;
  1063. switch (blank) {
  1064. case FB_BLANK_NORMAL: seq = 0x20; crtc = 0x00; break; /* works ??? */
  1065. case FB_BLANK_VSYNC_SUSPEND: seq = 0x20; crtc = 0x10; break;
  1066. case FB_BLANK_HSYNC_SUSPEND: seq = 0x20; crtc = 0x20; break;
  1067. case FB_BLANK_POWERDOWN: seq = 0x20; crtc = 0x30; break;
  1068. default: seq = 0x00; crtc = 0x00; break;
  1069. }
  1070. CRITBEGIN
  1071. mga_outb(M_SEQ_INDEX, 1);
  1072. mga_outb(M_SEQ_DATA, (mga_inb(M_SEQ_DATA) & ~0x20) | seq);
  1073. mga_outb(M_EXTVGA_INDEX, 1);
  1074. mga_outb(M_EXTVGA_DATA, (mga_inb(M_EXTVGA_DATA) & ~0x30) | crtc);
  1075. CRITEND
  1076. return 0;
  1077. }
  1078. static struct fb_ops matroxfb_ops = {
  1079. .owner = THIS_MODULE,
  1080. .fb_open = matroxfb_open,
  1081. .fb_release = matroxfb_release,
  1082. .fb_check_var = matroxfb_check_var,
  1083. .fb_set_par = matroxfb_set_par,
  1084. .fb_setcolreg = matroxfb_setcolreg,
  1085. .fb_pan_display =matroxfb_pan_display,
  1086. .fb_blank = matroxfb_blank,
  1087. .fb_ioctl = matroxfb_ioctl,
  1088. /* .fb_fillrect = <set by matrox_cfbX_init>, */
  1089. /* .fb_copyarea = <set by matrox_cfbX_init>, */
  1090. /* .fb_imageblit = <set by matrox_cfbX_init>, */
  1091. /* .fb_cursor = <set by matrox_cfbX_init>, */
  1092. };
  1093. #define RSDepth(X) (((X) >> 8) & 0x0F)
  1094. #define RS8bpp 0x1
  1095. #define RS15bpp 0x2
  1096. #define RS16bpp 0x3
  1097. #define RS32bpp 0x4
  1098. #define RS4bpp 0x5
  1099. #define RS24bpp 0x6
  1100. #define RSText 0x7
  1101. #define RSText8 0x8
  1102. /* 9-F */
  1103. static struct { struct fb_bitfield red, green, blue, transp; int bits_per_pixel; } colors[] = {
  1104. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 8 },
  1105. { { 10, 5, 0}, { 5, 5, 0}, { 0, 5, 0}, { 15, 1, 0}, 16 },
  1106. { { 11, 5, 0}, { 5, 6, 0}, { 0, 5, 0}, { 0, 0, 0}, 16 },
  1107. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 24, 8, 0}, 32 },
  1108. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 4 },
  1109. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 24 },
  1110. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode with (default) VGA8x16 */
  1111. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode hardwired to VGA8x8 */
  1112. };
  1113. /* initialized by setup, see explanation at end of file (search for MODULE_PARM_DESC) */
  1114. static unsigned int mem; /* "matroxfb:mem:xxxxxM" */
  1115. static int option_precise_width = 1; /* cannot be changed, option_precise_width==0 must imply noaccel */
  1116. static int inv24; /* "matroxfb:inv24" */
  1117. static int cross4MB = -1; /* "matroxfb:cross4MB" */
  1118. static int disabled; /* "matroxfb:disabled" */
  1119. static int noaccel; /* "matroxfb:noaccel" */
  1120. static int nopan; /* "matroxfb:nopan" */
  1121. static int no_pci_retry; /* "matroxfb:nopciretry" */
  1122. static int novga; /* "matroxfb:novga" */
  1123. static int nobios; /* "matroxfb:nobios" */
  1124. static int noinit = 1; /* "matroxfb:init" */
  1125. static int inverse; /* "matroxfb:inverse" */
  1126. static int sgram; /* "matroxfb:sgram" */
  1127. #ifdef CONFIG_MTRR
  1128. static int mtrr = 1; /* "matroxfb:nomtrr" */
  1129. #endif
  1130. static int grayscale; /* "matroxfb:grayscale" */
  1131. static int dev = -1; /* "matroxfb:dev:xxxxx" */
  1132. static unsigned int vesa = ~0; /* "matroxfb:vesa:xxxxx" */
  1133. static int depth = -1; /* "matroxfb:depth:xxxxx" */
  1134. static unsigned int xres; /* "matroxfb:xres:xxxxx" */
  1135. static unsigned int yres; /* "matroxfb:yres:xxxxx" */
  1136. static unsigned int upper = ~0; /* "matroxfb:upper:xxxxx" */
  1137. static unsigned int lower = ~0; /* "matroxfb:lower:xxxxx" */
  1138. static unsigned int vslen; /* "matroxfb:vslen:xxxxx" */
  1139. static unsigned int left = ~0; /* "matroxfb:left:xxxxx" */
  1140. static unsigned int right = ~0; /* "matroxfb:right:xxxxx" */
  1141. static unsigned int hslen; /* "matroxfb:hslen:xxxxx" */
  1142. static unsigned int pixclock; /* "matroxfb:pixclock:xxxxx" */
  1143. static int sync = -1; /* "matroxfb:sync:xxxxx" */
  1144. static unsigned int fv; /* "matroxfb:fv:xxxxx" */
  1145. static unsigned int fh; /* "matroxfb:fh:xxxxxk" */
  1146. static unsigned int maxclk; /* "matroxfb:maxclk:xxxxM" */
  1147. static int dfp; /* "matroxfb:dfp */
  1148. static int dfp_type = -1; /* "matroxfb:dfp:xxx */
  1149. static int memtype = -1; /* "matroxfb:memtype:xxx" */
  1150. static char outputs[8]; /* "matroxfb:outputs:xxx" */
  1151. #ifndef MODULE
  1152. static char videomode[64]; /* "matroxfb:mode:xxxxx" or "matroxfb:xxxxx" */
  1153. #endif
  1154. static int matroxfb_getmemory(struct matrox_fb_info *minfo,
  1155. unsigned int maxSize, unsigned int *realSize)
  1156. {
  1157. vaddr_t vm;
  1158. unsigned int offs;
  1159. unsigned int offs2;
  1160. unsigned char orig;
  1161. unsigned char bytes[32];
  1162. unsigned char* tmp;
  1163. DBG(__func__)
  1164. vm = minfo->video.vbase;
  1165. maxSize &= ~0x1FFFFF; /* must be X*2MB (really it must be 2 or X*4MB) */
  1166. /* at least 2MB */
  1167. if (maxSize < 0x0200000) return 0;
  1168. if (maxSize > 0x2000000) maxSize = 0x2000000;
  1169. mga_outb(M_EXTVGA_INDEX, 0x03);
  1170. orig = mga_inb(M_EXTVGA_DATA);
  1171. mga_outb(M_EXTVGA_DATA, orig | 0x80);
  1172. tmp = bytes;
  1173. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1174. *tmp++ = mga_readb(vm, offs);
  1175. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1176. mga_writeb(vm, offs, 0x02);
  1177. mga_outb(M_CACHEFLUSH, 0x00);
  1178. for (offs = 0x100000; offs < maxSize; offs += 0x200000) {
  1179. if (mga_readb(vm, offs) != 0x02)
  1180. break;
  1181. mga_writeb(vm, offs, mga_readb(vm, offs) - 0x02);
  1182. if (mga_readb(vm, offs))
  1183. break;
  1184. }
  1185. tmp = bytes;
  1186. for (offs2 = 0x100000; offs2 < maxSize; offs2 += 0x200000)
  1187. mga_writeb(vm, offs2, *tmp++);
  1188. mga_outb(M_EXTVGA_INDEX, 0x03);
  1189. mga_outb(M_EXTVGA_DATA, orig);
  1190. *realSize = offs - 0x100000;
  1191. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1192. minfo->interleave = !(!isMillenium(minfo) || ((offs - 0x100000) & 0x3FFFFF));
  1193. #endif
  1194. return 1;
  1195. }
  1196. struct video_board {
  1197. int maxvram;
  1198. int maxdisplayable;
  1199. int accelID;
  1200. struct matrox_switch* lowlevel;
  1201. };
  1202. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1203. static struct video_board vbMillennium = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA2064W, &matrox_millennium};
  1204. static struct video_board vbMillennium2 = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W, &matrox_millennium};
  1205. static struct video_board vbMillennium2A = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W_AGP, &matrox_millennium};
  1206. #endif /* CONFIG_FB_MATROX_MILLENIUM */
  1207. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1208. static struct video_board vbMystique = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA1064SG, &matrox_mystique};
  1209. #endif /* CONFIG_FB_MATROX_MYSTIQUE */
  1210. #ifdef CONFIG_FB_MATROX_G
  1211. static struct video_board vbG100 = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGAG100, &matrox_G100};
  1212. static struct video_board vbG200 = {0x1000000, 0x1000000, FB_ACCEL_MATROX_MGAG200, &matrox_G100};
  1213. /* from doc it looks like that accelerator can draw only to low 16MB :-( Direct accesses & displaying are OK for
  1214. whole 32MB */
  1215. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1216. #endif
  1217. #define DEVF_VIDEO64BIT 0x0001
  1218. #define DEVF_SWAPS 0x0002
  1219. #define DEVF_SRCORG 0x0004
  1220. #define DEVF_DUALHEAD 0x0008
  1221. #define DEVF_CROSS4MB 0x0010
  1222. #define DEVF_TEXT4B 0x0020
  1223. /* #define DEVF_recycled 0x0040 */
  1224. /* #define DEVF_recycled 0x0080 */
  1225. #define DEVF_SUPPORT32MB 0x0100
  1226. #define DEVF_ANY_VXRES 0x0200
  1227. #define DEVF_TEXT16B 0x0400
  1228. #define DEVF_CRTC2 0x0800
  1229. #define DEVF_MAVEN_CAPABLE 0x1000
  1230. #define DEVF_PANELLINK_CAPABLE 0x2000
  1231. #define DEVF_G450DAC 0x4000
  1232. #define DEVF_GCORE (DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB)
  1233. #define DEVF_G2CORE (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_MAVEN_CAPABLE | DEVF_PANELLINK_CAPABLE | DEVF_SRCORG | DEVF_DUALHEAD)
  1234. #define DEVF_G100 (DEVF_GCORE) /* no doc, no vxres... */
  1235. #define DEVF_G200 (DEVF_G2CORE)
  1236. #define DEVF_G400 (DEVF_G2CORE | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2)
  1237. /* if you'll find how to drive DFP... */
  1238. #define DEVF_G450 (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2 | DEVF_G450DAC | DEVF_SRCORG | DEVF_DUALHEAD)
  1239. #define DEVF_G550 (DEVF_G450)
  1240. static struct board {
  1241. unsigned short vendor, device, rev, svid, sid;
  1242. unsigned int flags;
  1243. unsigned int maxclk;
  1244. enum mga_chip chip;
  1245. struct video_board* base;
  1246. const char* name;
  1247. } dev_list[] = {
  1248. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1249. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL, 0xFF,
  1250. 0, 0,
  1251. DEVF_TEXT4B,
  1252. 230000,
  1253. MGA_2064,
  1254. &vbMillennium,
  1255. "Millennium (PCI)"},
  1256. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2, 0xFF,
  1257. 0, 0,
  1258. DEVF_SWAPS,
  1259. 220000,
  1260. MGA_2164,
  1261. &vbMillennium2,
  1262. "Millennium II (PCI)"},
  1263. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP, 0xFF,
  1264. 0, 0,
  1265. DEVF_SWAPS,
  1266. 250000,
  1267. MGA_2164,
  1268. &vbMillennium2A,
  1269. "Millennium II (AGP)"},
  1270. #endif
  1271. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1272. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0x02,
  1273. 0, 0,
  1274. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1275. 180000,
  1276. MGA_1064,
  1277. &vbMystique,
  1278. "Mystique (PCI)"},
  1279. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0xFF,
  1280. 0, 0,
  1281. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1282. 220000,
  1283. MGA_1164,
  1284. &vbMystique,
  1285. "Mystique 220 (PCI)"},
  1286. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0x02,
  1287. 0, 0,
  1288. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1289. 180000,
  1290. MGA_1064,
  1291. &vbMystique,
  1292. "Mystique (AGP)"},
  1293. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0xFF,
  1294. 0, 0,
  1295. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1296. 220000,
  1297. MGA_1164,
  1298. &vbMystique,
  1299. "Mystique 220 (AGP)"},
  1300. #endif
  1301. #ifdef CONFIG_FB_MATROX_G
  1302. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM, 0xFF,
  1303. 0, 0,
  1304. DEVF_G100,
  1305. 230000,
  1306. MGA_G100,
  1307. &vbG100,
  1308. "MGA-G100 (PCI)"},
  1309. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP, 0xFF,
  1310. 0, 0,
  1311. DEVF_G100,
  1312. 230000,
  1313. MGA_G100,
  1314. &vbG100,
  1315. "MGA-G100 (AGP)"},
  1316. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI, 0xFF,
  1317. 0, 0,
  1318. DEVF_G200,
  1319. 250000,
  1320. MGA_G200,
  1321. &vbG200,
  1322. "MGA-G200 (PCI)"},
  1323. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1324. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_GENERIC,
  1325. DEVF_G200,
  1326. 220000,
  1327. MGA_G200,
  1328. &vbG200,
  1329. "MGA-G200 (AGP)"},
  1330. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1331. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP,
  1332. DEVF_G200,
  1333. 230000,
  1334. MGA_G200,
  1335. &vbG200,
  1336. "Mystique G200 (AGP)"},
  1337. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1338. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENIUM_G200_AGP,
  1339. DEVF_G200,
  1340. 250000,
  1341. MGA_G200,
  1342. &vbG200,
  1343. "Millennium G200 (AGP)"},
  1344. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1345. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MARVEL_G200_AGP,
  1346. DEVF_G200,
  1347. 230000,
  1348. MGA_G200,
  1349. &vbG200,
  1350. "Marvel G200 (AGP)"},
  1351. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1352. PCI_SS_VENDOR_ID_SIEMENS_NIXDORF, PCI_SS_ID_SIEMENS_MGA_G200_AGP,
  1353. DEVF_G200,
  1354. 230000,
  1355. MGA_G200,
  1356. &vbG200,
  1357. "MGA-G200 (AGP)"},
  1358. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1359. 0, 0,
  1360. DEVF_G200,
  1361. 230000,
  1362. MGA_G200,
  1363. &vbG200,
  1364. "G200 (AGP)"},
  1365. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1366. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP,
  1367. DEVF_G400,
  1368. 360000,
  1369. MGA_G400,
  1370. &vbG400,
  1371. "Millennium G400 MAX (AGP)"},
  1372. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1373. 0, 0,
  1374. DEVF_G400,
  1375. 300000,
  1376. MGA_G400,
  1377. &vbG400,
  1378. "G400 (AGP)"},
  1379. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0xFF,
  1380. 0, 0,
  1381. DEVF_G450,
  1382. 360000,
  1383. MGA_G450,
  1384. &vbG400,
  1385. "G450"},
  1386. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550, 0xFF,
  1387. 0, 0,
  1388. DEVF_G550,
  1389. 360000,
  1390. MGA_G550,
  1391. &vbG400,
  1392. "G550"},
  1393. #endif
  1394. {0, 0, 0xFF,
  1395. 0, 0,
  1396. 0,
  1397. 0,
  1398. 0,
  1399. NULL,
  1400. NULL}};
  1401. #ifndef MODULE
  1402. static struct fb_videomode defaultmode = {
  1403. /* 640x480 @ 60Hz, 31.5 kHz */
  1404. NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
  1405. 0, FB_VMODE_NONINTERLACED
  1406. };
  1407. #endif /* !MODULE */
  1408. static int hotplug = 0;
  1409. static void setDefaultOutputs(struct matrox_fb_info *minfo)
  1410. {
  1411. unsigned int i;
  1412. const char* ptr;
  1413. minfo->outputs[0].default_src = MATROXFB_SRC_CRTC1;
  1414. if (minfo->devflags.g450dac) {
  1415. minfo->outputs[1].default_src = MATROXFB_SRC_CRTC1;
  1416. minfo->outputs[2].default_src = MATROXFB_SRC_CRTC1;
  1417. } else if (dfp) {
  1418. minfo->outputs[2].default_src = MATROXFB_SRC_CRTC1;
  1419. }
  1420. ptr = outputs;
  1421. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  1422. char c = *ptr++;
  1423. if (c == 0) {
  1424. break;
  1425. }
  1426. if (c == '0') {
  1427. minfo->outputs[i].default_src = MATROXFB_SRC_NONE;
  1428. } else if (c == '1') {
  1429. minfo->outputs[i].default_src = MATROXFB_SRC_CRTC1;
  1430. } else if (c == '2' && minfo->devflags.crtc2) {
  1431. minfo->outputs[i].default_src = MATROXFB_SRC_CRTC2;
  1432. } else {
  1433. printk(KERN_ERR "matroxfb: Unknown outputs setting\n");
  1434. break;
  1435. }
  1436. }
  1437. /* Nullify this option for subsequent adapters */
  1438. outputs[0] = 0;
  1439. }
  1440. static int initMatrox2(struct matrox_fb_info *minfo, struct board *b)
  1441. {
  1442. unsigned long ctrlptr_phys = 0;
  1443. unsigned long video_base_phys = 0;
  1444. unsigned int memsize;
  1445. int err;
  1446. static struct pci_device_id intel_82437[] = {
  1447. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437) },
  1448. { },
  1449. };
  1450. DBG(__func__)
  1451. /* set default values... */
  1452. vesafb_defined.accel_flags = FB_ACCELF_TEXT;
  1453. minfo->hw_switch = b->base->lowlevel;
  1454. minfo->devflags.accelerator = b->base->accelID;
  1455. minfo->max_pixel_clock = b->maxclk;
  1456. printk(KERN_INFO "matroxfb: Matrox %s detected\n", b->name);
  1457. minfo->capable.plnwt = 1;
  1458. minfo->chip = b->chip;
  1459. minfo->capable.srcorg = b->flags & DEVF_SRCORG;
  1460. minfo->devflags.video64bits = b->flags & DEVF_VIDEO64BIT;
  1461. if (b->flags & DEVF_TEXT4B) {
  1462. minfo->devflags.vgastep = 4;
  1463. minfo->devflags.textmode = 4;
  1464. minfo->devflags.text_type_aux = FB_AUX_TEXT_MGA_STEP16;
  1465. } else if (b->flags & DEVF_TEXT16B) {
  1466. minfo->devflags.vgastep = 16;
  1467. minfo->devflags.textmode = 1;
  1468. minfo->devflags.text_type_aux = FB_AUX_TEXT_MGA_STEP16;
  1469. } else {
  1470. minfo->devflags.vgastep = 8;
  1471. minfo->devflags.textmode = 1;
  1472. minfo->devflags.text_type_aux = FB_AUX_TEXT_MGA_STEP8;
  1473. }
  1474. minfo->devflags.support32MB = (b->flags & DEVF_SUPPORT32MB) != 0;
  1475. minfo->devflags.precise_width = !(b->flags & DEVF_ANY_VXRES);
  1476. minfo->devflags.crtc2 = (b->flags & DEVF_CRTC2) != 0;
  1477. minfo->devflags.maven_capable = (b->flags & DEVF_MAVEN_CAPABLE) != 0;
  1478. minfo->devflags.dualhead = (b->flags & DEVF_DUALHEAD) != 0;
  1479. minfo->devflags.dfp_type = dfp_type;
  1480. minfo->devflags.g450dac = (b->flags & DEVF_G450DAC) != 0;
  1481. minfo->devflags.textstep = minfo->devflags.vgastep * minfo->devflags.textmode;
  1482. minfo->devflags.textvram = 65536 / minfo->devflags.textmode;
  1483. setDefaultOutputs(minfo);
  1484. if (b->flags & DEVF_PANELLINK_CAPABLE) {
  1485. minfo->outputs[2].data = minfo;
  1486. minfo->outputs[2].output = &panellink_output;
  1487. minfo->outputs[2].src = minfo->outputs[2].default_src;
  1488. minfo->outputs[2].mode = MATROXFB_OUTPUT_MODE_MONITOR;
  1489. minfo->devflags.panellink = 1;
  1490. }
  1491. if (minfo->capable.cross4MB < 0)
  1492. minfo->capable.cross4MB = b->flags & DEVF_CROSS4MB;
  1493. if (b->flags & DEVF_SWAPS) {
  1494. ctrlptr_phys = pci_resource_start(minfo->pcidev, 1);
  1495. video_base_phys = pci_resource_start(minfo->pcidev, 0);
  1496. minfo->devflags.fbResource = PCI_BASE_ADDRESS_0;
  1497. } else {
  1498. ctrlptr_phys = pci_resource_start(minfo->pcidev, 0);
  1499. video_base_phys = pci_resource_start(minfo->pcidev, 1);
  1500. minfo->devflags.fbResource = PCI_BASE_ADDRESS_1;
  1501. }
  1502. err = -EINVAL;
  1503. if (!ctrlptr_phys) {
  1504. printk(KERN_ERR "matroxfb: control registers are not available, matroxfb disabled\n");
  1505. goto fail;
  1506. }
  1507. if (!video_base_phys) {
  1508. printk(KERN_ERR "matroxfb: video RAM is not available in PCI address space, matroxfb disabled\n");
  1509. goto fail;
  1510. }
  1511. memsize = b->base->maxvram;
  1512. if (!request_mem_region(ctrlptr_phys, 16384, "matroxfb MMIO")) {
  1513. goto fail;
  1514. }
  1515. if (!request_mem_region(video_base_phys, memsize, "matroxfb FB")) {
  1516. goto failCtrlMR;
  1517. }
  1518. minfo->video.len_maximum = memsize;
  1519. /* convert mem (autodetect k, M) */
  1520. if (mem < 1024) mem *= 1024;
  1521. if (mem < 0x00100000) mem *= 1024;
  1522. if (mem && (mem < memsize))
  1523. memsize = mem;
  1524. err = -ENOMEM;
  1525. if (mga_ioremap(ctrlptr_phys, 16384, MGA_IOREMAP_MMIO, &minfo->mmio.vbase)) {
  1526. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, 16384), matroxfb disabled\n", ctrlptr_phys);
  1527. goto failVideoMR;
  1528. }
  1529. minfo->mmio.base = ctrlptr_phys;
  1530. minfo->mmio.len = 16384;
  1531. minfo->video.base = video_base_phys;
  1532. if (mga_ioremap(video_base_phys, memsize, MGA_IOREMAP_FB, &minfo->video.vbase)) {
  1533. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, %d), matroxfb disabled\n",
  1534. video_base_phys, memsize);
  1535. goto failCtrlIO;
  1536. }
  1537. {
  1538. u_int32_t cmd;
  1539. u_int32_t mga_option;
  1540. pci_read_config_dword(minfo->pcidev, PCI_OPTION_REG, &mga_option);
  1541. pci_read_config_dword(minfo->pcidev, PCI_COMMAND, &cmd);
  1542. mga_option &= 0x7FFFFFFF; /* clear BIG_ENDIAN */
  1543. mga_option |= MX_OPTION_BSWAP;
  1544. /* disable palette snooping */
  1545. cmd &= ~PCI_COMMAND_VGA_PALETTE;
  1546. if (pci_dev_present(intel_82437)) {
  1547. if (!(mga_option & 0x20000000) && !minfo->devflags.nopciretry) {
  1548. printk(KERN_WARNING "matroxfb: Disabling PCI retries due to i82437 present\n");
  1549. }
  1550. mga_option |= 0x20000000;
  1551. minfo->devflags.nopciretry = 1;
  1552. }
  1553. pci_write_config_dword(minfo->pcidev, PCI_COMMAND, cmd);
  1554. pci_write_config_dword(minfo->pcidev, PCI_OPTION_REG, mga_option);
  1555. minfo->hw.MXoptionReg = mga_option;
  1556. /* select non-DMA memory for PCI_MGA_DATA, otherwise dump of PCI cfg space can lock PCI bus */
  1557. /* maybe preinit() candidate, but it is same... for all devices... at this time... */
  1558. pci_write_config_dword(minfo->pcidev, PCI_MGA_INDEX, 0x00003C00);
  1559. }
  1560. err = -ENXIO;
  1561. matroxfb_read_pins(minfo);
  1562. if (minfo->hw_switch->preinit(minfo)) {
  1563. goto failVideoIO;
  1564. }
  1565. err = -ENOMEM;
  1566. if (!matroxfb_getmemory(minfo, memsize, &minfo->video.len) || !minfo->video.len) {
  1567. printk(KERN_ERR "matroxfb: cannot determine memory size\n");
  1568. goto failVideoIO;
  1569. }
  1570. minfo->devflags.ydstorg = 0;
  1571. minfo->video.base = video_base_phys;
  1572. minfo->video.len_usable = minfo->video.len;
  1573. if (minfo->video.len_usable > b->base->maxdisplayable)
  1574. minfo->video.len_usable = b->base->maxdisplayable;
  1575. #ifdef CONFIG_MTRR
  1576. if (mtrr) {
  1577. minfo->mtrr.vram = mtrr_add(video_base_phys, minfo->video.len, MTRR_TYPE_WRCOMB, 1);
  1578. minfo->mtrr.vram_valid = 1;
  1579. printk(KERN_INFO "matroxfb: MTRR's turned on\n");
  1580. }
  1581. #endif /* CONFIG_MTRR */
  1582. if (!minfo->devflags.novga)
  1583. request_region(0x3C0, 32, "matrox");
  1584. matroxfb_g450_connect(minfo);
  1585. minfo->hw_switch->reset(minfo);
  1586. minfo->fbcon.monspecs.hfmin = 0;
  1587. minfo->fbcon.monspecs.hfmax = fh;
  1588. minfo->fbcon.monspecs.vfmin = 0;
  1589. minfo->fbcon.monspecs.vfmax = fv;
  1590. minfo->fbcon.monspecs.dpms = 0; /* TBD */
  1591. /* static settings */
  1592. vesafb_defined.red = colors[depth-1].red;
  1593. vesafb_defined.green = colors[depth-1].green;
  1594. vesafb_defined.blue = colors[depth-1].blue;
  1595. vesafb_defined.bits_per_pixel = colors[depth-1].bits_per_pixel;
  1596. vesafb_defined.grayscale = grayscale;
  1597. vesafb_defined.vmode = 0;
  1598. if (noaccel)
  1599. vesafb_defined.accel_flags &= ~FB_ACCELF_TEXT;
  1600. minfo->fbops = matroxfb_ops;
  1601. minfo->fbcon.fbops = &minfo->fbops;
  1602. minfo->fbcon.pseudo_palette = minfo->cmap;
  1603. /* after __init time we are like module... no logo */
  1604. minfo->fbcon.flags = hotplug ? FBINFO_FLAG_MODULE : FBINFO_FLAG_DEFAULT;
  1605. minfo->fbcon.flags |= FBINFO_PARTIAL_PAN_OK | /* Prefer panning for scroll under MC viewer/edit */
  1606. FBINFO_HWACCEL_COPYAREA | /* We have hw-assisted bmove */
  1607. FBINFO_HWACCEL_FILLRECT | /* And fillrect */
  1608. FBINFO_HWACCEL_IMAGEBLIT | /* And imageblit */
  1609. FBINFO_HWACCEL_XPAN | /* And we support both horizontal */
  1610. FBINFO_HWACCEL_YPAN; /* And vertical panning */
  1611. minfo->video.len_usable &= PAGE_MASK;
  1612. fb_alloc_cmap(&minfo->fbcon.cmap, 256, 1);
  1613. #ifndef MODULE
  1614. /* mode database is marked __init!!! */
  1615. if (!hotplug) {
  1616. fb_find_mode(&vesafb_defined, &minfo->fbcon, videomode[0] ? videomode : NULL,
  1617. NULL, 0, &defaultmode, vesafb_defined.bits_per_pixel);
  1618. }
  1619. #endif /* !MODULE */
  1620. /* mode modifiers */
  1621. if (hslen)
  1622. vesafb_defined.hsync_len = hslen;
  1623. if (vslen)
  1624. vesafb_defined.vsync_len = vslen;
  1625. if (left != ~0)
  1626. vesafb_defined.left_margin = left;
  1627. if (right != ~0)
  1628. vesafb_defined.right_margin = right;
  1629. if (upper != ~0)
  1630. vesafb_defined.upper_margin = upper;
  1631. if (lower != ~0)
  1632. vesafb_defined.lower_margin = lower;
  1633. if (xres)
  1634. vesafb_defined.xres = xres;
  1635. if (yres)
  1636. vesafb_defined.yres = yres;
  1637. if (sync != -1)
  1638. vesafb_defined.sync = sync;
  1639. else if (vesafb_defined.sync == ~0) {
  1640. vesafb_defined.sync = 0;
  1641. if (yres < 400)
  1642. vesafb_defined.sync |= FB_SYNC_HOR_HIGH_ACT;
  1643. else if (yres < 480)
  1644. vesafb_defined.sync |= FB_SYNC_VERT_HIGH_ACT;
  1645. }
  1646. /* fv, fh, maxclk limits was specified */
  1647. {
  1648. unsigned int tmp;
  1649. if (fv) {
  1650. tmp = fv * (vesafb_defined.upper_margin + vesafb_defined.yres
  1651. + vesafb_defined.lower_margin + vesafb_defined.vsync_len);
  1652. if ((tmp < fh) || (fh == 0)) fh = tmp;
  1653. }
  1654. if (fh) {
  1655. tmp = fh * (vesafb_defined.left_margin + vesafb_defined.xres
  1656. + vesafb_defined.right_margin + vesafb_defined.hsync_len);
  1657. if ((tmp < maxclk) || (maxclk == 0)) maxclk = tmp;
  1658. }
  1659. tmp = (maxclk + 499) / 500;
  1660. if (tmp) {
  1661. tmp = (2000000000 + tmp) / tmp;
  1662. if (tmp > pixclock) pixclock = tmp;
  1663. }
  1664. }
  1665. if (pixclock) {
  1666. if (pixclock < 2000) /* > 500MHz */
  1667. pixclock = 4000; /* 250MHz */
  1668. if (pixclock > 1000000)
  1669. pixclock = 1000000; /* 1MHz */
  1670. vesafb_defined.pixclock = pixclock;
  1671. }
  1672. /* FIXME: Where to move this?! */
  1673. #if defined(CONFIG_PPC_PMAC)
  1674. #ifndef MODULE
  1675. if (machine_is(powermac)) {
  1676. struct fb_var_screeninfo var;
  1677. if (default_vmode <= 0 || default_vmode > VMODE_MAX)
  1678. default_vmode = VMODE_640_480_60;
  1679. #ifdef CONFIG_NVRAM
  1680. if (default_cmode == CMODE_NVRAM)
  1681. default_cmode = nvram_read_byte(NV_CMODE);
  1682. #endif
  1683. if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
  1684. default_cmode = CMODE_8;
  1685. if (!mac_vmode_to_var(default_vmode, default_cmode, &var)) {
  1686. var.accel_flags = vesafb_defined.accel_flags;
  1687. var.xoffset = var.yoffset = 0;
  1688. /* Note: mac_vmode_to_var() does not set all parameters */
  1689. vesafb_defined = var;
  1690. }
  1691. }
  1692. #endif /* !MODULE */
  1693. #endif /* CONFIG_PPC_PMAC */
  1694. vesafb_defined.xres_virtual = vesafb_defined.xres;
  1695. if (nopan) {
  1696. vesafb_defined.yres_virtual = vesafb_defined.yres;
  1697. } else {
  1698. vesafb_defined.yres_virtual = 65536; /* large enough to be INF, but small enough
  1699. to yres_virtual * xres_virtual < 2^32 */
  1700. }
  1701. matroxfb_init_fix(minfo);
  1702. minfo->fbcon.screen_base = vaddr_va(minfo->video.vbase);
  1703. /* Normalize values (namely yres_virtual) */
  1704. matroxfb_check_var(&vesafb_defined, &minfo->fbcon);
  1705. /* And put it into "current" var. Do NOT program hardware yet, or we'll not take over
  1706. * vgacon correctly. fbcon_startup will call fb_set_par for us, WITHOUT check_var,
  1707. * and unfortunately it will do it BEFORE vgacon contents is saved, so it won't work
  1708. * anyway. But we at least tried... */
  1709. minfo->fbcon.var = vesafb_defined;
  1710. err = -EINVAL;
  1711. printk(KERN_INFO "matroxfb: %dx%dx%dbpp (virtual: %dx%d)\n",
  1712. vesafb_defined.xres, vesafb_defined.yres, vesafb_defined.bits_per_pixel,
  1713. vesafb_defined.xres_virtual, vesafb_defined.yres_virtual);
  1714. printk(KERN_INFO "matroxfb: framebuffer at 0x%lX, mapped to 0x%p, size %d\n",
  1715. minfo->video.base, vaddr_va(minfo->video.vbase), minfo->video.len);
  1716. /* We do not have to set currcon to 0... register_framebuffer do it for us on first console
  1717. * and we do not want currcon == 0 for subsequent framebuffers */
  1718. minfo->fbcon.device = &minfo->pcidev->dev;
  1719. if (register_framebuffer(&minfo->fbcon) < 0) {
  1720. goto failVideoIO;
  1721. }
  1722. printk("fb%d: %s frame buffer device\n",
  1723. minfo->fbcon.node, minfo->fbcon.fix.id);
  1724. /* there is no console on this fb... but we have to initialize hardware
  1725. * until someone tells me what is proper thing to do */
  1726. if (!minfo->initialized) {
  1727. printk(KERN_INFO "fb%d: initializing hardware\n",
  1728. minfo->fbcon.node);
  1729. /* We have to use FB_ACTIVATE_FORCE, as we had to put vesafb_defined to the fbcon.var
  1730. * already before, so register_framebuffer works correctly. */
  1731. vesafb_defined.activate |= FB_ACTIVATE_FORCE;
  1732. fb_set_var(&minfo->fbcon, &vesafb_defined);
  1733. }
  1734. return 0;
  1735. failVideoIO:;
  1736. matroxfb_g450_shutdown(minfo);
  1737. mga_iounmap(minfo->video.vbase);
  1738. failCtrlIO:;
  1739. mga_iounmap(minfo->mmio.vbase);
  1740. failVideoMR:;
  1741. release_mem_region(video_base_phys, minfo->video.len_maximum);
  1742. failCtrlMR:;
  1743. release_mem_region(ctrlptr_phys, 16384);
  1744. fail:;
  1745. return err;
  1746. }
  1747. static LIST_HEAD(matroxfb_list);
  1748. static LIST_HEAD(matroxfb_driver_list);
  1749. #define matroxfb_l(x) list_entry(x, struct matrox_fb_info, next_fb)
  1750. #define matroxfb_driver_l(x) list_entry(x, struct matroxfb_driver, node)
  1751. int matroxfb_register_driver(struct matroxfb_driver* drv) {
  1752. struct matrox_fb_info* minfo;
  1753. list_add(&drv->node, &matroxfb_driver_list);
  1754. for (minfo = matroxfb_l(matroxfb_list.next);
  1755. minfo != matroxfb_l(&matroxfb_list);
  1756. minfo = matroxfb_l(minfo->next_fb.next)) {
  1757. void* p;
  1758. if (minfo->drivers_count == MATROXFB_MAX_FB_DRIVERS)
  1759. continue;
  1760. p = drv->probe(minfo);
  1761. if (p) {
  1762. minfo->drivers_data[minfo->drivers_count] = p;
  1763. minfo->drivers[minfo->drivers_count++] = drv;
  1764. }
  1765. }
  1766. return 0;
  1767. }
  1768. void matroxfb_unregister_driver(struct matroxfb_driver* drv) {
  1769. struct matrox_fb_info* minfo;
  1770. list_del(&drv->node);
  1771. for (minfo = matroxfb_l(matroxfb_list.next);
  1772. minfo != matroxfb_l(&matroxfb_list);
  1773. minfo = matroxfb_l(minfo->next_fb.next)) {
  1774. int i;
  1775. for (i = 0; i < minfo->drivers_count; ) {
  1776. if (minfo->drivers[i] == drv) {
  1777. if (drv && drv->remove)
  1778. drv->remove(minfo, minfo->drivers_data[i]);
  1779. minfo->drivers[i] = minfo->drivers[--minfo->drivers_count];
  1780. minfo->drivers_data[i] = minfo->drivers_data[minfo->drivers_count];
  1781. } else
  1782. i++;
  1783. }
  1784. }
  1785. }
  1786. static void matroxfb_register_device(struct matrox_fb_info* minfo) {
  1787. struct matroxfb_driver* drv;
  1788. int i = 0;
  1789. list_add(&minfo->next_fb, &matroxfb_list);
  1790. for (drv = matroxfb_driver_l(matroxfb_driver_list.next);
  1791. drv != matroxfb_driver_l(&matroxfb_driver_list);
  1792. drv = matroxfb_driver_l(drv->node.next)) {
  1793. if (drv && drv->probe) {
  1794. void *p = drv->probe(minfo);
  1795. if (p) {
  1796. minfo->drivers_data[i] = p;
  1797. minfo->drivers[i++] = drv;
  1798. if (i == MATROXFB_MAX_FB_DRIVERS)
  1799. break;
  1800. }
  1801. }
  1802. }
  1803. minfo->drivers_count = i;
  1804. }
  1805. static void matroxfb_unregister_device(struct matrox_fb_info* minfo) {
  1806. int i;
  1807. list_del(&minfo->next_fb);
  1808. for (i = 0; i < minfo->drivers_count; i++) {
  1809. struct matroxfb_driver* drv = minfo->drivers[i];
  1810. if (drv && drv->remove)
  1811. drv->remove(minfo, minfo->drivers_data[i]);
  1812. }
  1813. }
  1814. static int matroxfb_probe(struct pci_dev* pdev, const struct pci_device_id* dummy) {
  1815. struct board* b;
  1816. u_int16_t svid;
  1817. u_int16_t sid;
  1818. struct matrox_fb_info* minfo;
  1819. int err;
  1820. u_int32_t cmd;
  1821. DBG(__func__)
  1822. svid = pdev->subsystem_vendor;
  1823. sid = pdev->subsystem_device;
  1824. for (b = dev_list; b->vendor; b++) {
  1825. if ((b->vendor != pdev->vendor) || (b->device != pdev->device) || (b->rev < pdev->revision)) continue;
  1826. if (b->svid)
  1827. if ((b->svid != svid) || (b->sid != sid)) continue;
  1828. break;
  1829. }
  1830. /* not match... */
  1831. if (!b->vendor)
  1832. return -ENODEV;
  1833. if (dev > 0) {
  1834. /* not requested one... */
  1835. dev--;
  1836. return -ENODEV;
  1837. }
  1838. pci_read_config_dword(pdev, PCI_COMMAND, &cmd);
  1839. if (pci_enable_device(pdev)) {
  1840. return -1;
  1841. }
  1842. minfo = kmalloc(sizeof(*minfo), GFP_KERNEL);
  1843. if (!minfo)
  1844. return -1;
  1845. memset(minfo, 0, sizeof(*minfo));
  1846. minfo->pcidev = pdev;
  1847. minfo->dead = 0;
  1848. minfo->usecount = 0;
  1849. minfo->userusecount = 0;
  1850. pci_set_drvdata(pdev, minfo);
  1851. /* DEVFLAGS */
  1852. minfo->devflags.memtype = memtype;
  1853. if (memtype != -1)
  1854. noinit = 0;
  1855. if (cmd & PCI_COMMAND_MEMORY) {
  1856. minfo->devflags.novga = novga;
  1857. minfo->devflags.nobios = nobios;
  1858. minfo->devflags.noinit = noinit;
  1859. /* subsequent heads always needs initialization and must not enable BIOS */
  1860. novga = 1;
  1861. nobios = 1;
  1862. noinit = 0;
  1863. } else {
  1864. minfo->devflags.novga = 1;
  1865. minfo->devflags.nobios = 1;
  1866. minfo->devflags.noinit = 0;
  1867. }
  1868. minfo->devflags.nopciretry = no_pci_retry;
  1869. minfo->devflags.mga_24bpp_fix = inv24;
  1870. minfo->devflags.precise_width = option_precise_width;
  1871. minfo->devflags.sgram = sgram;
  1872. minfo->capable.cross4MB = cross4MB;
  1873. spin_lock_init(&minfo->lock.DAC);
  1874. spin_lock_init(&minfo->lock.accel);
  1875. init_rwsem(&minfo->crtc2.lock);
  1876. init_rwsem(&minfo->altout.lock);
  1877. mutex_init(&minfo->fbcon.mm_lock);
  1878. minfo->irq_flags = 0;
  1879. init_waitqueue_head(&minfo->crtc1.vsync.wait);
  1880. init_waitqueue_head(&minfo->crtc2.vsync.wait);
  1881. minfo->crtc1.panpos = -1;
  1882. err = initMatrox2(minfo, b);
  1883. if (!err) {
  1884. matroxfb_register_device(minfo);
  1885. return 0;
  1886. }
  1887. kfree(minfo);
  1888. return -1;
  1889. }
  1890. static void pci_remove_matrox(struct pci_dev* pdev) {
  1891. struct matrox_fb_info* minfo;
  1892. minfo = pci_get_drvdata(pdev);
  1893. matroxfb_remove(minfo, 1);
  1894. }
  1895. static struct pci_device_id matroxfb_devices[] = {
  1896. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1897. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL,
  1898. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1899. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2,
  1900. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1901. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP,
  1902. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1903. #endif
  1904. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1905. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS,
  1906. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1907. #endif
  1908. #ifdef CONFIG_FB_MATROX_G
  1909. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM,
  1910. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1911. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP,
  1912. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1913. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI,
  1914. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1915. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP,
  1916. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1917. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400,
  1918. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1919. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1921. #endif
  1922. {0, 0,
  1923. 0, 0, 0, 0, 0}
  1924. };
  1925. MODULE_DEVICE_TABLE(pci, matroxfb_devices);
  1926. static struct pci_driver matroxfb_driver = {
  1927. .name = "matroxfb",
  1928. .id_table = matroxfb_devices,
  1929. .probe = matroxfb_probe,
  1930. .remove = pci_remove_matrox,
  1931. };
  1932. /* **************************** init-time only **************************** */
  1933. #define RSResolution(X) ((X) & 0x0F)
  1934. #define RS640x400 1
  1935. #define RS640x480 2
  1936. #define RS800x600 3
  1937. #define RS1024x768 4
  1938. #define RS1280x1024 5
  1939. #define RS1600x1200 6
  1940. #define RS768x576 7
  1941. #define RS960x720 8
  1942. #define RS1152x864 9
  1943. #define RS1408x1056 10
  1944. #define RS640x350 11
  1945. #define RS1056x344 12 /* 132 x 43 text */
  1946. #define RS1056x400 13 /* 132 x 50 text */
  1947. #define RS1056x480 14 /* 132 x 60 text */
  1948. #define RSNoxNo 15
  1949. /* 10-FF */
  1950. static struct { int xres, yres, left, right, upper, lower, hslen, vslen, vfreq; } timmings[] __initdata = {
  1951. { 640, 400, 48, 16, 39, 8, 96, 2, 70 },
  1952. { 640, 480, 48, 16, 33, 10, 96, 2, 60 },
  1953. { 800, 600, 144, 24, 28, 8, 112, 6, 60 },
  1954. { 1024, 768, 160, 32, 30, 4, 128, 4, 60 },
  1955. { 1280, 1024, 224, 32, 32, 4, 136, 4, 60 },
  1956. { 1600, 1200, 272, 48, 32, 5, 152, 5, 60 },
  1957. { 768, 576, 144, 16, 28, 6, 112, 4, 60 },
  1958. { 960, 720, 144, 24, 28, 8, 112, 4, 60 },
  1959. { 1152, 864, 192, 32, 30, 4, 128, 4, 60 },
  1960. { 1408, 1056, 256, 40, 32, 5, 144, 5, 60 },
  1961. { 640, 350, 48, 16, 39, 8, 96, 2, 70 },
  1962. { 1056, 344, 96, 24, 59, 44, 160, 2, 70 },
  1963. { 1056, 400, 96, 24, 39, 8, 160, 2, 70 },
  1964. { 1056, 480, 96, 24, 36, 12, 160, 3, 60 },
  1965. { 0, 0, ~0, ~0, ~0, ~0, 0, 0, 0 }
  1966. };
  1967. #define RSCreate(X,Y) ((X) | ((Y) << 8))
  1968. static struct { unsigned int vesa; unsigned int info; } *RSptr, vesamap[] __initdata = {
  1969. /* default must be first */
  1970. { ~0, RSCreate(RSNoxNo, RS8bpp ) },
  1971. { 0x101, RSCreate(RS640x480, RS8bpp ) },
  1972. { 0x100, RSCreate(RS640x400, RS8bpp ) },
  1973. { 0x180, RSCreate(RS768x576, RS8bpp ) },
  1974. { 0x103, RSCreate(RS800x600, RS8bpp ) },
  1975. { 0x188, RSCreate(RS960x720, RS8bpp ) },
  1976. { 0x105, RSCreate(RS1024x768, RS8bpp ) },
  1977. { 0x190, RSCreate(RS1152x864, RS8bpp ) },
  1978. { 0x107, RSCreate(RS1280x1024, RS8bpp ) },
  1979. { 0x198, RSCreate(RS1408x1056, RS8bpp ) },
  1980. { 0x11C, RSCreate(RS1600x1200, RS8bpp ) },
  1981. { 0x110, RSCreate(RS640x480, RS15bpp) },
  1982. { 0x181, RSCreate(RS768x576, RS15bpp) },
  1983. { 0x113, RSCreate(RS800x600, RS15bpp) },
  1984. { 0x189, RSCreate(RS960x720, RS15bpp) },
  1985. { 0x116, RSCreate(RS1024x768, RS15bpp) },
  1986. { 0x191, RSCreate(RS1152x864, RS15bpp) },
  1987. { 0x119, RSCreate(RS1280x1024, RS15bpp) },
  1988. { 0x199, RSCreate(RS1408x1056, RS15bpp) },
  1989. { 0x11D, RSCreate(RS1600x1200, RS15bpp) },
  1990. { 0x111, RSCreate(RS640x480, RS16bpp) },
  1991. { 0x182, RSCreate(RS768x576, RS16bpp) },
  1992. { 0x114, RSCreate(RS800x600, RS16bpp) },
  1993. { 0x18A, RSCreate(RS960x720, RS16bpp) },
  1994. { 0x117, RSCreate(RS1024x768, RS16bpp) },
  1995. { 0x192, RSCreate(RS1152x864, RS16bpp) },
  1996. { 0x11A, RSCreate(RS1280x1024, RS16bpp) },
  1997. { 0x19A, RSCreate(RS1408x1056, RS16bpp) },
  1998. { 0x11E, RSCreate(RS1600x1200, RS16bpp) },
  1999. { 0x1B2, RSCreate(RS640x480, RS24bpp) },
  2000. { 0x184, RSCreate(RS768x576, RS24bpp) },
  2001. { 0x1B5, RSCreate(RS800x600, RS24bpp) },
  2002. { 0x18C, RSCreate(RS960x720, RS24bpp) },
  2003. { 0x1B8, RSCreate(RS1024x768, RS24bpp) },
  2004. { 0x194, RSCreate(RS1152x864, RS24bpp) },
  2005. { 0x1BB, RSCreate(RS1280x1024, RS24bpp) },
  2006. { 0x19C, RSCreate(RS1408x1056, RS24bpp) },
  2007. { 0x1BF, RSCreate(RS1600x1200, RS24bpp) },
  2008. { 0x112, RSCreate(RS640x480, RS32bpp) },
  2009. { 0x183, RSCreate(RS768x576, RS32bpp) },
  2010. { 0x115, RSCreate(RS800x600, RS32bpp) },
  2011. { 0x18B, RSCreate(RS960x720, RS32bpp) },
  2012. { 0x118, RSCreate(RS1024x768, RS32bpp) },
  2013. { 0x193, RSCreate(RS1152x864, RS32bpp) },
  2014. { 0x11B, RSCreate(RS1280x1024, RS32bpp) },
  2015. { 0x19B, RSCreate(RS1408x1056, RS32bpp) },
  2016. { 0x11F, RSCreate(RS1600x1200, RS32bpp) },
  2017. { 0x010, RSCreate(RS640x350, RS4bpp ) },
  2018. { 0x012, RSCreate(RS640x480, RS4bpp ) },
  2019. { 0x102, RSCreate(RS800x600, RS4bpp ) },
  2020. { 0x104, RSCreate(RS1024x768, RS4bpp ) },
  2021. { 0x106, RSCreate(RS1280x1024, RS4bpp ) },
  2022. { 0, 0 }};
  2023. static void __init matroxfb_init_params(void) {
  2024. /* fh from kHz to Hz */
  2025. if (fh < 1000)
  2026. fh *= 1000; /* 1kHz minimum */
  2027. /* maxclk */
  2028. if (maxclk < 1000) maxclk *= 1000; /* kHz -> Hz, MHz -> kHz */
  2029. if (maxclk < 1000000) maxclk *= 1000; /* kHz -> Hz, 1MHz minimum */
  2030. /* fix VESA number */
  2031. if (vesa != ~0)
  2032. vesa &= 0x1DFF; /* mask out clearscreen, acceleration and so on */
  2033. /* static settings */
  2034. for (RSptr = vesamap; RSptr->vesa; RSptr++) {
  2035. if (RSptr->vesa == vesa) break;
  2036. }
  2037. if (!RSptr->vesa) {
  2038. printk(KERN_ERR "Invalid vesa mode 0x%04X\n", vesa);
  2039. RSptr = vesamap;
  2040. }
  2041. {
  2042. int res = RSResolution(RSptr->info)-1;
  2043. if (left == ~0)
  2044. left = timmings[res].left;
  2045. if (!xres)
  2046. xres = timmings[res].xres;
  2047. if (right == ~0)
  2048. right = timmings[res].right;
  2049. if (!hslen)
  2050. hslen = timmings[res].hslen;
  2051. if (upper == ~0)
  2052. upper = timmings[res].upper;
  2053. if (!yres)
  2054. yres = timmings[res].yres;
  2055. if (lower == ~0)
  2056. lower = timmings[res].lower;
  2057. if (!vslen)
  2058. vslen = timmings[res].vslen;
  2059. if (!(fv||fh||maxclk||pixclock))
  2060. fv = timmings[res].vfreq;
  2061. if (depth == -1)
  2062. depth = RSDepth(RSptr->info);
  2063. }
  2064. }
  2065. static int __init matrox_init(void) {
  2066. int err;
  2067. matroxfb_init_params();
  2068. err = pci_register_driver(&matroxfb_driver);
  2069. dev = -1; /* accept all new devices... */
  2070. return err;
  2071. }
  2072. /* **************************** exit-time only **************************** */
  2073. static void __exit matrox_done(void) {
  2074. pci_unregister_driver(&matroxfb_driver);
  2075. }
  2076. #ifndef MODULE
  2077. /* ************************* init in-kernel code ************************** */
  2078. static int __init matroxfb_setup(char *options) {
  2079. char *this_opt;
  2080. DBG(__func__)
  2081. if (!options || !*options)
  2082. return 0;
  2083. while ((this_opt = strsep(&options, ",")) != NULL) {
  2084. if (!*this_opt) continue;
  2085. dprintk("matroxfb_setup: option %s\n", this_opt);
  2086. if (!strncmp(this_opt, "dev:", 4))
  2087. dev = simple_strtoul(this_opt+4, NULL, 0);
  2088. else if (!strncmp(this_opt, "depth:", 6)) {
  2089. switch (simple_strtoul(this_opt+6, NULL, 0)) {
  2090. case 0: depth = RSText; break;
  2091. case 4: depth = RS4bpp; break;
  2092. case 8: depth = RS8bpp; break;
  2093. case 15:depth = RS15bpp; break;
  2094. case 16:depth = RS16bpp; break;
  2095. case 24:depth = RS24bpp; break;
  2096. case 32:depth = RS32bpp; break;
  2097. default:
  2098. printk(KERN_ERR "matroxfb: unsupported color depth\n");
  2099. }
  2100. } else if (!strncmp(this_opt, "xres:", 5))
  2101. xres = simple_strtoul(this_opt+5, NULL, 0);
  2102. else if (!strncmp(this_opt, "yres:", 5))
  2103. yres = simple_strtoul(this_opt+5, NULL, 0);
  2104. else if (!strncmp(this_opt, "vslen:", 6))
  2105. vslen = simple_strtoul(this_opt+6, NULL, 0);
  2106. else if (!strncmp(this_opt, "hslen:", 6))
  2107. hslen = simple_strtoul(this_opt+6, NULL, 0);
  2108. else if (!strncmp(this_opt, "left:", 5))
  2109. left = simple_strtoul(this_opt+5, NULL, 0);
  2110. else if (!strncmp(this_opt, "right:", 6))
  2111. right = simple_strtoul(this_opt+6, NULL, 0);
  2112. else if (!strncmp(this_opt, "upper:", 6))
  2113. upper = simple_strtoul(this_opt+6, NULL, 0);
  2114. else if (!strncmp(this_opt, "lower:", 6))
  2115. lower = simple_strtoul(this_opt+6, NULL, 0);
  2116. else if (!strncmp(this_opt, "pixclock:", 9))
  2117. pixclock = simple_strtoul(this_opt+9, NULL, 0);
  2118. else if (!strncmp(this_opt, "sync:", 5))
  2119. sync = simple_strtoul(this_opt+5, NULL, 0);
  2120. else if (!strncmp(this_opt, "vesa:", 5))
  2121. vesa = simple_strtoul(this_opt+5, NULL, 0);
  2122. else if (!strncmp(this_opt, "maxclk:", 7))
  2123. maxclk = simple_strtoul(this_opt+7, NULL, 0);
  2124. else if (!strncmp(this_opt, "fh:", 3))
  2125. fh = simple_strtoul(this_opt+3, NULL, 0);
  2126. else if (!strncmp(this_opt, "fv:", 3))
  2127. fv = simple_strtoul(this_opt+3, NULL, 0);
  2128. else if (!strncmp(this_opt, "mem:", 4))
  2129. mem = simple_strtoul(this_opt+4, NULL, 0);
  2130. else if (!strncmp(this_opt, "mode:", 5))
  2131. strlcpy(videomode, this_opt+5, sizeof(videomode));
  2132. else if (!strncmp(this_opt, "outputs:", 8))
  2133. strlcpy(outputs, this_opt+8, sizeof(outputs));
  2134. else if (!strncmp(this_opt, "dfp:", 4)) {
  2135. dfp_type = simple_strtoul(this_opt+4, NULL, 0);
  2136. dfp = 1;
  2137. }
  2138. #ifdef CONFIG_PPC_PMAC
  2139. else if (!strncmp(this_opt, "vmode:", 6)) {
  2140. unsigned int vmode = simple_strtoul(this_opt+6, NULL, 0);
  2141. if (vmode > 0 && vmode <= VMODE_MAX)
  2142. default_vmode = vmode;
  2143. } else if (!strncmp(this_opt, "cmode:", 6)) {
  2144. unsigned int cmode = simple_strtoul(this_opt+6, NULL, 0);
  2145. switch (cmode) {
  2146. case 0:
  2147. case 8:
  2148. default_cmode = CMODE_8;
  2149. break;
  2150. case 15:
  2151. case 16:
  2152. default_cmode = CMODE_16;
  2153. break;
  2154. case 24:
  2155. case 32:
  2156. default_cmode = CMODE_32;
  2157. break;
  2158. }
  2159. }
  2160. #endif
  2161. else if (!strcmp(this_opt, "disabled")) /* nodisabled does not exist */
  2162. disabled = 1;
  2163. else if (!strcmp(this_opt, "enabled")) /* noenabled does not exist */
  2164. disabled = 0;
  2165. else if (!strcmp(this_opt, "sgram")) /* nosgram == sdram */
  2166. sgram = 1;
  2167. else if (!strcmp(this_opt, "sdram"))
  2168. sgram = 0;
  2169. else if (!strncmp(this_opt, "memtype:", 8))
  2170. memtype = simple_strtoul(this_opt+8, NULL, 0);
  2171. else {
  2172. int value = 1;
  2173. if (!strncmp(this_opt, "no", 2)) {
  2174. value = 0;
  2175. this_opt += 2;
  2176. }
  2177. if (! strcmp(this_opt, "inverse"))
  2178. inverse = value;
  2179. else if (!strcmp(this_opt, "accel"))
  2180. noaccel = !value;
  2181. else if (!strcmp(this_opt, "pan"))
  2182. nopan = !value;
  2183. else if (!strcmp(this_opt, "pciretry"))
  2184. no_pci_retry = !value;
  2185. else if (!strcmp(this_opt, "vga"))
  2186. novga = !value;
  2187. else if (!strcmp(this_opt, "bios"))
  2188. nobios = !value;
  2189. else if (!strcmp(this_opt, "init"))
  2190. noinit = !value;
  2191. #ifdef CONFIG_MTRR
  2192. else if (!strcmp(this_opt, "mtrr"))
  2193. mtrr = value;
  2194. #endif
  2195. else if (!strcmp(this_opt, "inv24"))
  2196. inv24 = value;
  2197. else if (!strcmp(this_opt, "cross4MB"))
  2198. cross4MB = value;
  2199. else if (!strcmp(this_opt, "grayscale"))
  2200. grayscale = value;
  2201. else if (!strcmp(this_opt, "dfp"))
  2202. dfp = value;
  2203. else {
  2204. strlcpy(videomode, this_opt, sizeof(videomode));
  2205. }
  2206. }
  2207. }
  2208. return 0;
  2209. }
  2210. static int __initdata initialized = 0;
  2211. static int __init matroxfb_init(void)
  2212. {
  2213. char *option = NULL;
  2214. int err = 0;
  2215. DBG(__func__)
  2216. if (fb_get_options("matroxfb", &option))
  2217. return -ENODEV;
  2218. matroxfb_setup(option);
  2219. if (disabled)
  2220. return -ENXIO;
  2221. if (!initialized) {
  2222. initialized = 1;
  2223. err = matrox_init();
  2224. }
  2225. hotplug = 1;
  2226. /* never return failure, user can hotplug matrox later... */
  2227. return err;
  2228. }
  2229. module_init(matroxfb_init);
  2230. #else
  2231. /* *************************** init module code **************************** */
  2232. MODULE_AUTHOR("(c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
  2233. MODULE_DESCRIPTION("Accelerated FBDev driver for Matrox Millennium/Mystique/G100/G200/G400/G450/G550");
  2234. MODULE_LICENSE("GPL");
  2235. module_param(mem, int, 0);
  2236. MODULE_PARM_DESC(mem, "Size of available memory in MB, KB or B (2,4,8,12,16MB, default=autodetect)");
  2237. module_param(disabled, int, 0);
  2238. MODULE_PARM_DESC(disabled, "Disabled (0 or 1=disabled) (default=0)");
  2239. module_param(noaccel, int, 0);
  2240. MODULE_PARM_DESC(noaccel, "Do not use accelerating engine (0 or 1=disabled) (default=0)");
  2241. module_param(nopan, int, 0);
  2242. MODULE_PARM_DESC(nopan, "Disable pan on startup (0 or 1=disabled) (default=0)");
  2243. module_param(no_pci_retry, int, 0);
  2244. MODULE_PARM_DESC(no_pci_retry, "PCI retries enabled (0 or 1=disabled) (default=0)");
  2245. module_param(novga, int, 0);
  2246. MODULE_PARM_DESC(novga, "VGA I/O (0x3C0-0x3DF) disabled (0 or 1=disabled) (default=0)");
  2247. module_param(nobios, int, 0);
  2248. MODULE_PARM_DESC(nobios, "Disables ROM BIOS (0 or 1=disabled) (default=do not change BIOS state)");
  2249. module_param(noinit, int, 0);
  2250. MODULE_PARM_DESC(noinit, "Disables W/SG/SD-RAM and bus interface initialization (0 or 1=do not initialize) (default=0)");
  2251. module_param(memtype, int, 0);
  2252. MODULE_PARM_DESC(memtype, "Memory type for G200/G400 (see Documentation/fb/matroxfb.txt for explanation) (default=3 for G200, 0 for G400)");
  2253. #ifdef CONFIG_MTRR
  2254. module_param(mtrr, int, 0);
  2255. MODULE_PARM_DESC(mtrr, "This speeds up video memory accesses (0=disabled or 1) (default=1)");
  2256. #endif
  2257. module_param(sgram, int, 0);
  2258. MODULE_PARM_DESC(sgram, "Indicates that G100/G200/G400 has SGRAM memory (0=SDRAM, 1=SGRAM) (default=0)");
  2259. module_param(inv24, int, 0);
  2260. MODULE_PARM_DESC(inv24, "Inverts clock polarity for 24bpp and loop frequency > 100MHz (default=do not invert polarity)");
  2261. module_param(inverse, int, 0);
  2262. MODULE_PARM_DESC(inverse, "Inverse (0 or 1) (default=0)");
  2263. module_param(dev, int, 0);
  2264. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=all working)");
  2265. module_param(vesa, int, 0);
  2266. MODULE_PARM_DESC(vesa, "Startup videomode (0x000-0x1FF) (default=0x101)");
  2267. module_param(xres, int, 0);
  2268. MODULE_PARM_DESC(xres, "Horizontal resolution (px), overrides xres from vesa (default=vesa)");
  2269. module_param(yres, int, 0);
  2270. MODULE_PARM_DESC(yres, "Vertical resolution (scans), overrides yres from vesa (default=vesa)");
  2271. module_param(upper, int, 0);
  2272. MODULE_PARM_DESC(upper, "Upper blank space (scans), overrides upper from vesa (default=vesa)");
  2273. module_param(lower, int, 0);
  2274. MODULE_PARM_DESC(lower, "Lower blank space (scans), overrides lower from vesa (default=vesa)");
  2275. module_param(vslen, int, 0);
  2276. MODULE_PARM_DESC(vslen, "Vertical sync length (scans), overrides lower from vesa (default=vesa)");
  2277. module_param(left, int, 0);
  2278. MODULE_PARM_DESC(left, "Left blank space (px), overrides left from vesa (default=vesa)");
  2279. module_param(right, int, 0);
  2280. MODULE_PARM_DESC(right, "Right blank space (px), overrides right from vesa (default=vesa)");
  2281. module_param(hslen, int, 0);
  2282. MODULE_PARM_DESC(hslen, "Horizontal sync length (px), overrides hslen from vesa (default=vesa)");
  2283. module_param(pixclock, int, 0);
  2284. MODULE_PARM_DESC(pixclock, "Pixelclock (ns), overrides pixclock from vesa (default=vesa)");
  2285. module_param(sync, int, 0);
  2286. MODULE_PARM_DESC(sync, "Sync polarity, overrides sync from vesa (default=vesa)");
  2287. module_param(depth, int, 0);
  2288. MODULE_PARM_DESC(depth, "Color depth (0=text,8,15,16,24,32) (default=vesa)");
  2289. module_param(maxclk, int, 0);
  2290. MODULE_PARM_DESC(maxclk, "Startup maximal clock, 0-999MHz, 1000-999999kHz, 1000000-INF Hz");
  2291. module_param(fh, int, 0);
  2292. MODULE_PARM_DESC(fh, "Startup horizontal frequency, 0-999kHz, 1000-INF Hz");
  2293. module_param(fv, int, 0);
  2294. MODULE_PARM_DESC(fv, "Startup vertical frequency, 0-INF Hz\n"
  2295. "You should specify \"fv:max_monitor_vsync,fh:max_monitor_hsync,maxclk:max_monitor_dotclock\"");
  2296. module_param(grayscale, int, 0);
  2297. MODULE_PARM_DESC(grayscale, "Sets display into grayscale. Works perfectly with paletized videomode (4, 8bpp), some limitations apply to 16, 24 and 32bpp videomodes (default=nograyscale)");
  2298. module_param(cross4MB, int, 0);
  2299. MODULE_PARM_DESC(cross4MB, "Specifies that 4MB boundary can be in middle of line. (default=autodetected)");
  2300. module_param(dfp, int, 0);
  2301. MODULE_PARM_DESC(dfp, "Specifies whether to use digital flat panel interface of G200/G400 (0 or 1) (default=0)");
  2302. module_param(dfp_type, int, 0);
  2303. MODULE_PARM_DESC(dfp_type, "Specifies DFP interface type (0 to 255) (default=read from hardware)");
  2304. module_param_string(outputs, outputs, sizeof(outputs), 0);
  2305. MODULE_PARM_DESC(outputs, "Specifies which CRTC is mapped to which output (string of up to three letters, consisting of 0 (disabled), 1 (CRTC1), 2 (CRTC2)) (default=111 for Gx50, 101 for G200/G400 with DFP, and 100 for all other devices)");
  2306. #ifdef CONFIG_PPC_PMAC
  2307. module_param_named(vmode, default_vmode, int, 0);
  2308. MODULE_PARM_DESC(vmode, "Specify the vmode mode number that should be used (640x480 default)");
  2309. module_param_named(cmode, default_cmode, int, 0);
  2310. MODULE_PARM_DESC(cmode, "Specify the video depth that should be used (8bit default)");
  2311. #endif
  2312. int __init init_module(void){
  2313. DBG(__func__)
  2314. if (disabled)
  2315. return -ENXIO;
  2316. if (depth == 0)
  2317. depth = RSText;
  2318. else if (depth == 4)
  2319. depth = RS4bpp;
  2320. else if (depth == 8)
  2321. depth = RS8bpp;
  2322. else if (depth == 15)
  2323. depth = RS15bpp;
  2324. else if (depth == 16)
  2325. depth = RS16bpp;
  2326. else if (depth == 24)
  2327. depth = RS24bpp;
  2328. else if (depth == 32)
  2329. depth = RS32bpp;
  2330. else if (depth != -1) {
  2331. printk(KERN_ERR "matroxfb: depth %d is not supported, using default\n", depth);
  2332. depth = -1;
  2333. }
  2334. matrox_init();
  2335. /* never return failure; user can hotplug matrox later... */
  2336. return 0;
  2337. }
  2338. #endif /* MODULE */
  2339. module_exit(matrox_done);
  2340. EXPORT_SYMBOL(matroxfb_register_driver);
  2341. EXPORT_SYMBOL(matroxfb_unregister_driver);
  2342. EXPORT_SYMBOL(matroxfb_wait_for_sync);
  2343. EXPORT_SYMBOL(matroxfb_enable_irq);
  2344. /*
  2345. * Overrides for Emacs so that we follow Linus's tabbing style.
  2346. * ---------------------------------------------------------------------------
  2347. * Local variables:
  2348. * c-basic-offset: 8
  2349. * End:
  2350. */