fsl-diu-fb.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * Freescale DIU Frame Buffer device driver
  5. *
  6. * Authors: Hongjun Chen <hong-jun.chen@freescale.com>
  7. * Paul Widmer <paul.widmer@freescale.com>
  8. * Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  9. * York Sun <yorksun@freescale.com>
  10. *
  11. * Based on imxfb.c Copyright (C) 2004 S.Hauer, Pengutronix
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/errno.h>
  22. #include <linux/string.h>
  23. #include <linux/slab.h>
  24. #include <linux/fb.h>
  25. #include <linux/init.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/clk.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/spinlock.h>
  33. #include <sysdev/fsl_soc.h>
  34. #include <linux/fsl-diu-fb.h>
  35. #include "edid.h"
  36. #define NUM_AOIS 5 /* 1 for plane 0, 2 for planes 1 & 2 each */
  37. /* HW cursor parameters */
  38. #define MAX_CURS 32
  39. /* INT_STATUS/INT_MASK field descriptions */
  40. #define INT_VSYNC 0x01 /* Vsync interrupt */
  41. #define INT_VSYNC_WB 0x02 /* Vsync interrupt for write back operation */
  42. #define INT_UNDRUN 0x04 /* Under run exception interrupt */
  43. #define INT_PARERR 0x08 /* Display parameters error interrupt */
  44. #define INT_LS_BF_VS 0x10 /* Lines before vsync. interrupt */
  45. /*
  46. * List of supported video modes
  47. *
  48. * The first entry is the default video mode. The remain entries are in
  49. * order if increasing resolution and frequency. The 320x240-60 mode is
  50. * the initial AOI for the second and third planes.
  51. */
  52. static struct fb_videomode __devinitdata fsl_diu_mode_db[] = {
  53. {
  54. .refresh = 60,
  55. .xres = 1024,
  56. .yres = 768,
  57. .pixclock = 15385,
  58. .left_margin = 160,
  59. .right_margin = 24,
  60. .upper_margin = 29,
  61. .lower_margin = 3,
  62. .hsync_len = 136,
  63. .vsync_len = 6,
  64. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  65. .vmode = FB_VMODE_NONINTERLACED
  66. },
  67. {
  68. .refresh = 60,
  69. .xres = 320,
  70. .yres = 240,
  71. .pixclock = 79440,
  72. .left_margin = 16,
  73. .right_margin = 16,
  74. .upper_margin = 16,
  75. .lower_margin = 5,
  76. .hsync_len = 48,
  77. .vsync_len = 1,
  78. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  79. .vmode = FB_VMODE_NONINTERLACED
  80. },
  81. {
  82. .refresh = 60,
  83. .xres = 640,
  84. .yres = 480,
  85. .pixclock = 39722,
  86. .left_margin = 48,
  87. .right_margin = 16,
  88. .upper_margin = 33,
  89. .lower_margin = 10,
  90. .hsync_len = 96,
  91. .vsync_len = 2,
  92. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  93. .vmode = FB_VMODE_NONINTERLACED
  94. },
  95. {
  96. .refresh = 72,
  97. .xres = 640,
  98. .yres = 480,
  99. .pixclock = 32052,
  100. .left_margin = 128,
  101. .right_margin = 24,
  102. .upper_margin = 28,
  103. .lower_margin = 9,
  104. .hsync_len = 40,
  105. .vsync_len = 3,
  106. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  107. .vmode = FB_VMODE_NONINTERLACED
  108. },
  109. {
  110. .refresh = 75,
  111. .xres = 640,
  112. .yres = 480,
  113. .pixclock = 31747,
  114. .left_margin = 120,
  115. .right_margin = 16,
  116. .upper_margin = 16,
  117. .lower_margin = 1,
  118. .hsync_len = 64,
  119. .vsync_len = 3,
  120. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  121. .vmode = FB_VMODE_NONINTERLACED
  122. },
  123. {
  124. .refresh = 90,
  125. .xres = 640,
  126. .yres = 480,
  127. .pixclock = 25057,
  128. .left_margin = 120,
  129. .right_margin = 32,
  130. .upper_margin = 14,
  131. .lower_margin = 25,
  132. .hsync_len = 40,
  133. .vsync_len = 14,
  134. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  135. .vmode = FB_VMODE_NONINTERLACED
  136. },
  137. {
  138. .refresh = 100,
  139. .xres = 640,
  140. .yres = 480,
  141. .pixclock = 22272,
  142. .left_margin = 48,
  143. .right_margin = 32,
  144. .upper_margin = 17,
  145. .lower_margin = 22,
  146. .hsync_len = 128,
  147. .vsync_len = 12,
  148. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  149. .vmode = FB_VMODE_NONINTERLACED
  150. },
  151. {
  152. .refresh = 60,
  153. .xres = 800,
  154. .yres = 480,
  155. .pixclock = 33805,
  156. .left_margin = 96,
  157. .right_margin = 24,
  158. .upper_margin = 10,
  159. .lower_margin = 3,
  160. .hsync_len = 72,
  161. .vsync_len = 7,
  162. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  163. .vmode = FB_VMODE_NONINTERLACED
  164. },
  165. {
  166. .refresh = 60,
  167. .xres = 800,
  168. .yres = 600,
  169. .pixclock = 25000,
  170. .left_margin = 88,
  171. .right_margin = 40,
  172. .upper_margin = 23,
  173. .lower_margin = 1,
  174. .hsync_len = 128,
  175. .vsync_len = 4,
  176. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  177. .vmode = FB_VMODE_NONINTERLACED
  178. },
  179. {
  180. .refresh = 60,
  181. .xres = 854,
  182. .yres = 480,
  183. .pixclock = 31518,
  184. .left_margin = 104,
  185. .right_margin = 16,
  186. .upper_margin = 13,
  187. .lower_margin = 1,
  188. .hsync_len = 88,
  189. .vsync_len = 3,
  190. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  191. .vmode = FB_VMODE_NONINTERLACED
  192. },
  193. {
  194. .refresh = 70,
  195. .xres = 1024,
  196. .yres = 768,
  197. .pixclock = 16886,
  198. .left_margin = 3,
  199. .right_margin = 3,
  200. .upper_margin = 2,
  201. .lower_margin = 2,
  202. .hsync_len = 40,
  203. .vsync_len = 18,
  204. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  205. .vmode = FB_VMODE_NONINTERLACED
  206. },
  207. {
  208. .refresh = 75,
  209. .xres = 1024,
  210. .yres = 768,
  211. .pixclock = 15009,
  212. .left_margin = 3,
  213. .right_margin = 3,
  214. .upper_margin = 2,
  215. .lower_margin = 2,
  216. .hsync_len = 80,
  217. .vsync_len = 32,
  218. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  219. .vmode = FB_VMODE_NONINTERLACED
  220. },
  221. {
  222. .refresh = 60,
  223. .xres = 1280,
  224. .yres = 480,
  225. .pixclock = 18939,
  226. .left_margin = 353,
  227. .right_margin = 47,
  228. .upper_margin = 39,
  229. .lower_margin = 4,
  230. .hsync_len = 8,
  231. .vsync_len = 2,
  232. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  233. .vmode = FB_VMODE_NONINTERLACED
  234. },
  235. {
  236. .refresh = 60,
  237. .xres = 1280,
  238. .yres = 720,
  239. .pixclock = 13426,
  240. .left_margin = 192,
  241. .right_margin = 64,
  242. .upper_margin = 22,
  243. .lower_margin = 1,
  244. .hsync_len = 136,
  245. .vsync_len = 3,
  246. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  247. .vmode = FB_VMODE_NONINTERLACED
  248. },
  249. {
  250. .refresh = 60,
  251. .xres = 1280,
  252. .yres = 1024,
  253. .pixclock = 9375,
  254. .left_margin = 38,
  255. .right_margin = 128,
  256. .upper_margin = 2,
  257. .lower_margin = 7,
  258. .hsync_len = 216,
  259. .vsync_len = 37,
  260. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  261. .vmode = FB_VMODE_NONINTERLACED
  262. },
  263. {
  264. .refresh = 70,
  265. .xres = 1280,
  266. .yres = 1024,
  267. .pixclock = 9380,
  268. .left_margin = 6,
  269. .right_margin = 6,
  270. .upper_margin = 4,
  271. .lower_margin = 4,
  272. .hsync_len = 60,
  273. .vsync_len = 94,
  274. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  275. .vmode = FB_VMODE_NONINTERLACED
  276. },
  277. {
  278. .refresh = 75,
  279. .xres = 1280,
  280. .yres = 1024,
  281. .pixclock = 9380,
  282. .left_margin = 6,
  283. .right_margin = 6,
  284. .upper_margin = 4,
  285. .lower_margin = 4,
  286. .hsync_len = 60,
  287. .vsync_len = 15,
  288. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  289. .vmode = FB_VMODE_NONINTERLACED
  290. },
  291. {
  292. .refresh = 60,
  293. .xres = 1920,
  294. .yres = 1080,
  295. .pixclock = 5787,
  296. .left_margin = 328,
  297. .right_margin = 120,
  298. .upper_margin = 34,
  299. .lower_margin = 1,
  300. .hsync_len = 208,
  301. .vsync_len = 3,
  302. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  303. .vmode = FB_VMODE_NONINTERLACED
  304. },
  305. };
  306. static char *fb_mode;
  307. static unsigned long default_bpp = 32;
  308. static enum fsl_diu_monitor_port monitor_port;
  309. static char *monitor_string;
  310. #if defined(CONFIG_NOT_COHERENT_CACHE)
  311. static u8 *coherence_data;
  312. static size_t coherence_data_size;
  313. static unsigned int d_cache_line_size;
  314. #endif
  315. static DEFINE_SPINLOCK(diu_lock);
  316. enum mfb_index {
  317. PLANE0 = 0, /* Plane 0, only one AOI that fills the screen */
  318. PLANE1_AOI0, /* Plane 1, first AOI */
  319. PLANE1_AOI1, /* Plane 1, second AOI */
  320. PLANE2_AOI0, /* Plane 2, first AOI */
  321. PLANE2_AOI1, /* Plane 2, second AOI */
  322. };
  323. struct mfb_info {
  324. enum mfb_index index;
  325. char *id;
  326. int registered;
  327. unsigned long pseudo_palette[16];
  328. struct diu_ad *ad;
  329. int cursor_reset;
  330. unsigned char g_alpha;
  331. unsigned int count;
  332. int x_aoi_d; /* aoi display x offset to physical screen */
  333. int y_aoi_d; /* aoi display y offset to physical screen */
  334. struct fsl_diu_data *parent;
  335. u8 *edid_data;
  336. };
  337. /**
  338. * struct fsl_diu_data - per-DIU data structure
  339. * @dma_addr: DMA address of this structure
  340. * @fsl_diu_info: fb_info objects, one per AOI
  341. * @dev_attr: sysfs structure
  342. * @irq: IRQ
  343. * @monitor_port: the monitor port this DIU is connected to
  344. * @diu_reg: pointer to the DIU hardware registers
  345. * @reg_lock: spinlock for register access
  346. * @dummy_aoi: video buffer for the 4x4 32-bit dummy AOI
  347. * dummy_ad: DIU Area Descriptor for the dummy AOI
  348. * @ad[]: Area Descriptors for each real AOI
  349. * @gamma: gamma color table
  350. * @cursor: hardware cursor data
  351. *
  352. * This data structure must be allocated with 32-byte alignment, so that the
  353. * internal fields can be aligned properly.
  354. */
  355. struct fsl_diu_data {
  356. dma_addr_t dma_addr;
  357. struct fb_info fsl_diu_info[NUM_AOIS];
  358. struct mfb_info mfb[NUM_AOIS];
  359. struct device_attribute dev_attr;
  360. unsigned int irq;
  361. enum fsl_diu_monitor_port monitor_port;
  362. struct diu __iomem *diu_reg;
  363. spinlock_t reg_lock;
  364. u8 dummy_aoi[4 * 4 * 4];
  365. struct diu_ad dummy_ad __aligned(8);
  366. struct diu_ad ad[NUM_AOIS] __aligned(8);
  367. u8 gamma[256 * 3] __aligned(32);
  368. u8 cursor[MAX_CURS * MAX_CURS * 2] __aligned(32);
  369. } __aligned(32);
  370. /* Determine the DMA address of a member of the fsl_diu_data structure */
  371. #define DMA_ADDR(p, f) ((p)->dma_addr + offsetof(struct fsl_diu_data, f))
  372. static struct mfb_info mfb_template[] = {
  373. {
  374. .index = PLANE0,
  375. .id = "Panel0",
  376. .registered = 0,
  377. .count = 0,
  378. .x_aoi_d = 0,
  379. .y_aoi_d = 0,
  380. },
  381. {
  382. .index = PLANE1_AOI0,
  383. .id = "Panel1 AOI0",
  384. .registered = 0,
  385. .g_alpha = 0xff,
  386. .count = 0,
  387. .x_aoi_d = 0,
  388. .y_aoi_d = 0,
  389. },
  390. {
  391. .index = PLANE1_AOI1,
  392. .id = "Panel1 AOI1",
  393. .registered = 0,
  394. .g_alpha = 0xff,
  395. .count = 0,
  396. .x_aoi_d = 0,
  397. .y_aoi_d = 480,
  398. },
  399. {
  400. .index = PLANE2_AOI0,
  401. .id = "Panel2 AOI0",
  402. .registered = 0,
  403. .g_alpha = 0xff,
  404. .count = 0,
  405. .x_aoi_d = 640,
  406. .y_aoi_d = 0,
  407. },
  408. {
  409. .index = PLANE2_AOI1,
  410. .id = "Panel2 AOI1",
  411. .registered = 0,
  412. .g_alpha = 0xff,
  413. .count = 0,
  414. .x_aoi_d = 640,
  415. .y_aoi_d = 480,
  416. },
  417. };
  418. /**
  419. * fsl_diu_name_to_port - convert a port name to a monitor port enum
  420. *
  421. * Takes the name of a monitor port ("dvi", "lvds", or "dlvds") and returns
  422. * the enum fsl_diu_monitor_port that corresponds to that string.
  423. *
  424. * For compatibility with older versions, a number ("0", "1", or "2") is also
  425. * supported.
  426. *
  427. * If the string is unknown, DVI is assumed.
  428. *
  429. * If the particular port is not supported by the platform, another port
  430. * (platform-specific) is chosen instead.
  431. */
  432. static enum fsl_diu_monitor_port fsl_diu_name_to_port(const char *s)
  433. {
  434. enum fsl_diu_monitor_port port = FSL_DIU_PORT_DVI;
  435. unsigned long val;
  436. if (s) {
  437. if (!strict_strtoul(s, 10, &val) && (val <= 2))
  438. port = (enum fsl_diu_monitor_port) val;
  439. else if (strncmp(s, "lvds", 4) == 0)
  440. port = FSL_DIU_PORT_LVDS;
  441. else if (strncmp(s, "dlvds", 5) == 0)
  442. port = FSL_DIU_PORT_DLVDS;
  443. }
  444. return diu_ops.valid_monitor_port(port);
  445. }
  446. /*
  447. * Workaround for failed writing desc register of planes.
  448. * Needed with MPC5121 DIU rev 2.0 silicon.
  449. */
  450. void wr_reg_wa(u32 *reg, u32 val)
  451. {
  452. do {
  453. out_be32(reg, val);
  454. } while (in_be32(reg) != val);
  455. }
  456. static void fsl_diu_enable_panel(struct fb_info *info)
  457. {
  458. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  459. struct diu_ad *ad = mfbi->ad;
  460. struct fsl_diu_data *data = mfbi->parent;
  461. struct diu __iomem *hw = data->diu_reg;
  462. switch (mfbi->index) {
  463. case PLANE0:
  464. if (hw->desc[0] != ad->paddr)
  465. wr_reg_wa(&hw->desc[0], ad->paddr);
  466. break;
  467. case PLANE1_AOI0:
  468. cmfbi = &data->mfb[2];
  469. if (hw->desc[1] != ad->paddr) { /* AOI0 closed */
  470. if (cmfbi->count > 0) /* AOI1 open */
  471. ad->next_ad =
  472. cpu_to_le32(cmfbi->ad->paddr);
  473. else
  474. ad->next_ad = 0;
  475. wr_reg_wa(&hw->desc[1], ad->paddr);
  476. }
  477. break;
  478. case PLANE2_AOI0:
  479. cmfbi = &data->mfb[4];
  480. if (hw->desc[2] != ad->paddr) { /* AOI0 closed */
  481. if (cmfbi->count > 0) /* AOI1 open */
  482. ad->next_ad =
  483. cpu_to_le32(cmfbi->ad->paddr);
  484. else
  485. ad->next_ad = 0;
  486. wr_reg_wa(&hw->desc[2], ad->paddr);
  487. }
  488. break;
  489. case PLANE1_AOI1:
  490. pmfbi = &data->mfb[1];
  491. ad->next_ad = 0;
  492. if (hw->desc[1] == data->dummy_ad.paddr)
  493. wr_reg_wa(&hw->desc[1], ad->paddr);
  494. else /* AOI0 open */
  495. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  496. break;
  497. case PLANE2_AOI1:
  498. pmfbi = &data->mfb[3];
  499. ad->next_ad = 0;
  500. if (hw->desc[2] == data->dummy_ad.paddr)
  501. wr_reg_wa(&hw->desc[2], ad->paddr);
  502. else /* AOI0 was open */
  503. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  504. break;
  505. }
  506. }
  507. static void fsl_diu_disable_panel(struct fb_info *info)
  508. {
  509. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  510. struct diu_ad *ad = mfbi->ad;
  511. struct fsl_diu_data *data = mfbi->parent;
  512. struct diu __iomem *hw = data->diu_reg;
  513. switch (mfbi->index) {
  514. case PLANE0:
  515. if (hw->desc[0] != data->dummy_ad.paddr)
  516. wr_reg_wa(&hw->desc[0], data->dummy_ad.paddr);
  517. break;
  518. case PLANE1_AOI0:
  519. cmfbi = &data->mfb[2];
  520. if (cmfbi->count > 0) /* AOI1 is open */
  521. wr_reg_wa(&hw->desc[1], cmfbi->ad->paddr);
  522. /* move AOI1 to the first */
  523. else /* AOI1 was closed */
  524. wr_reg_wa(&hw->desc[1], data->dummy_ad.paddr);
  525. /* close AOI 0 */
  526. break;
  527. case PLANE2_AOI0:
  528. cmfbi = &data->mfb[4];
  529. if (cmfbi->count > 0) /* AOI1 is open */
  530. wr_reg_wa(&hw->desc[2], cmfbi->ad->paddr);
  531. /* move AOI1 to the first */
  532. else /* AOI1 was closed */
  533. wr_reg_wa(&hw->desc[2], data->dummy_ad.paddr);
  534. /* close AOI 0 */
  535. break;
  536. case PLANE1_AOI1:
  537. pmfbi = &data->mfb[1];
  538. if (hw->desc[1] != ad->paddr) {
  539. /* AOI1 is not the first in the chain */
  540. if (pmfbi->count > 0)
  541. /* AOI0 is open, must be the first */
  542. pmfbi->ad->next_ad = 0;
  543. } else /* AOI1 is the first in the chain */
  544. wr_reg_wa(&hw->desc[1], data->dummy_ad.paddr);
  545. /* close AOI 1 */
  546. break;
  547. case PLANE2_AOI1:
  548. pmfbi = &data->mfb[3];
  549. if (hw->desc[2] != ad->paddr) {
  550. /* AOI1 is not the first in the chain */
  551. if (pmfbi->count > 0)
  552. /* AOI0 is open, must be the first */
  553. pmfbi->ad->next_ad = 0;
  554. } else /* AOI1 is the first in the chain */
  555. wr_reg_wa(&hw->desc[2], data->dummy_ad.paddr);
  556. /* close AOI 1 */
  557. break;
  558. }
  559. }
  560. static void enable_lcdc(struct fb_info *info)
  561. {
  562. struct mfb_info *mfbi = info->par;
  563. struct fsl_diu_data *data = mfbi->parent;
  564. struct diu __iomem *hw = data->diu_reg;
  565. out_be32(&hw->diu_mode, MFB_MODE1);
  566. }
  567. static void disable_lcdc(struct fb_info *info)
  568. {
  569. struct mfb_info *mfbi = info->par;
  570. struct fsl_diu_data *data = mfbi->parent;
  571. struct diu __iomem *hw = data->diu_reg;
  572. out_be32(&hw->diu_mode, 0);
  573. }
  574. static void adjust_aoi_size_position(struct fb_var_screeninfo *var,
  575. struct fb_info *info)
  576. {
  577. struct mfb_info *lower_aoi_mfbi, *upper_aoi_mfbi, *mfbi = info->par;
  578. struct fsl_diu_data *data = mfbi->parent;
  579. int available_height, upper_aoi_bottom;
  580. enum mfb_index index = mfbi->index;
  581. int lower_aoi_is_open, upper_aoi_is_open;
  582. __u32 base_plane_width, base_plane_height, upper_aoi_height;
  583. base_plane_width = data->fsl_diu_info[0].var.xres;
  584. base_plane_height = data->fsl_diu_info[0].var.yres;
  585. if (mfbi->x_aoi_d < 0)
  586. mfbi->x_aoi_d = 0;
  587. if (mfbi->y_aoi_d < 0)
  588. mfbi->y_aoi_d = 0;
  589. switch (index) {
  590. case PLANE0:
  591. if (mfbi->x_aoi_d != 0)
  592. mfbi->x_aoi_d = 0;
  593. if (mfbi->y_aoi_d != 0)
  594. mfbi->y_aoi_d = 0;
  595. break;
  596. case PLANE1_AOI0:
  597. case PLANE2_AOI0:
  598. lower_aoi_mfbi = data->fsl_diu_info[index+1].par;
  599. lower_aoi_is_open = lower_aoi_mfbi->count > 0 ? 1 : 0;
  600. if (var->xres > base_plane_width)
  601. var->xres = base_plane_width;
  602. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  603. mfbi->x_aoi_d = base_plane_width - var->xres;
  604. if (lower_aoi_is_open)
  605. available_height = lower_aoi_mfbi->y_aoi_d;
  606. else
  607. available_height = base_plane_height;
  608. if (var->yres > available_height)
  609. var->yres = available_height;
  610. if ((mfbi->y_aoi_d + var->yres) > available_height)
  611. mfbi->y_aoi_d = available_height - var->yres;
  612. break;
  613. case PLANE1_AOI1:
  614. case PLANE2_AOI1:
  615. upper_aoi_mfbi = data->fsl_diu_info[index-1].par;
  616. upper_aoi_height = data->fsl_diu_info[index-1].var.yres;
  617. upper_aoi_bottom = upper_aoi_mfbi->y_aoi_d + upper_aoi_height;
  618. upper_aoi_is_open = upper_aoi_mfbi->count > 0 ? 1 : 0;
  619. if (var->xres > base_plane_width)
  620. var->xres = base_plane_width;
  621. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  622. mfbi->x_aoi_d = base_plane_width - var->xres;
  623. if (mfbi->y_aoi_d < 0)
  624. mfbi->y_aoi_d = 0;
  625. if (upper_aoi_is_open) {
  626. if (mfbi->y_aoi_d < upper_aoi_bottom)
  627. mfbi->y_aoi_d = upper_aoi_bottom;
  628. available_height = base_plane_height
  629. - upper_aoi_bottom;
  630. } else
  631. available_height = base_plane_height;
  632. if (var->yres > available_height)
  633. var->yres = available_height;
  634. if ((mfbi->y_aoi_d + var->yres) > base_plane_height)
  635. mfbi->y_aoi_d = base_plane_height - var->yres;
  636. break;
  637. }
  638. }
  639. /*
  640. * Checks to see if the hardware supports the state requested by var passed
  641. * in. This function does not alter the hardware state! If the var passed in
  642. * is slightly off by what the hardware can support then we alter the var
  643. * PASSED in to what we can do. If the hardware doesn't support mode change
  644. * a -EINVAL will be returned by the upper layers.
  645. */
  646. static int fsl_diu_check_var(struct fb_var_screeninfo *var,
  647. struct fb_info *info)
  648. {
  649. if (var->xres_virtual < var->xres)
  650. var->xres_virtual = var->xres;
  651. if (var->yres_virtual < var->yres)
  652. var->yres_virtual = var->yres;
  653. if (var->xoffset < 0)
  654. var->xoffset = 0;
  655. if (var->yoffset < 0)
  656. var->yoffset = 0;
  657. if (var->xoffset + info->var.xres > info->var.xres_virtual)
  658. var->xoffset = info->var.xres_virtual - info->var.xres;
  659. if (var->yoffset + info->var.yres > info->var.yres_virtual)
  660. var->yoffset = info->var.yres_virtual - info->var.yres;
  661. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  662. (var->bits_per_pixel != 16))
  663. var->bits_per_pixel = default_bpp;
  664. switch (var->bits_per_pixel) {
  665. case 16:
  666. var->red.length = 5;
  667. var->red.offset = 11;
  668. var->red.msb_right = 0;
  669. var->green.length = 6;
  670. var->green.offset = 5;
  671. var->green.msb_right = 0;
  672. var->blue.length = 5;
  673. var->blue.offset = 0;
  674. var->blue.msb_right = 0;
  675. var->transp.length = 0;
  676. var->transp.offset = 0;
  677. var->transp.msb_right = 0;
  678. break;
  679. case 24:
  680. var->red.length = 8;
  681. var->red.offset = 0;
  682. var->red.msb_right = 0;
  683. var->green.length = 8;
  684. var->green.offset = 8;
  685. var->green.msb_right = 0;
  686. var->blue.length = 8;
  687. var->blue.offset = 16;
  688. var->blue.msb_right = 0;
  689. var->transp.length = 0;
  690. var->transp.offset = 0;
  691. var->transp.msb_right = 0;
  692. break;
  693. case 32:
  694. var->red.length = 8;
  695. var->red.offset = 16;
  696. var->red.msb_right = 0;
  697. var->green.length = 8;
  698. var->green.offset = 8;
  699. var->green.msb_right = 0;
  700. var->blue.length = 8;
  701. var->blue.offset = 0;
  702. var->blue.msb_right = 0;
  703. var->transp.length = 8;
  704. var->transp.offset = 24;
  705. var->transp.msb_right = 0;
  706. break;
  707. }
  708. var->height = -1;
  709. var->width = -1;
  710. var->grayscale = 0;
  711. /* Copy nonstd field to/from sync for fbset usage */
  712. var->sync |= var->nonstd;
  713. var->nonstd |= var->sync;
  714. adjust_aoi_size_position(var, info);
  715. return 0;
  716. }
  717. static void set_fix(struct fb_info *info)
  718. {
  719. struct fb_fix_screeninfo *fix = &info->fix;
  720. struct fb_var_screeninfo *var = &info->var;
  721. struct mfb_info *mfbi = info->par;
  722. strncpy(fix->id, mfbi->id, sizeof(fix->id));
  723. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  724. fix->type = FB_TYPE_PACKED_PIXELS;
  725. fix->accel = FB_ACCEL_NONE;
  726. fix->visual = FB_VISUAL_TRUECOLOR;
  727. fix->xpanstep = 1;
  728. fix->ypanstep = 1;
  729. }
  730. static void update_lcdc(struct fb_info *info)
  731. {
  732. struct fb_var_screeninfo *var = &info->var;
  733. struct mfb_info *mfbi = info->par;
  734. struct fsl_diu_data *data = mfbi->parent;
  735. struct diu __iomem *hw;
  736. int i, j;
  737. u8 *gamma_table_base;
  738. u32 temp;
  739. hw = data->diu_reg;
  740. diu_ops.set_monitor_port(data->monitor_port);
  741. gamma_table_base = data->gamma;
  742. /* Prep for DIU init - gamma table, cursor table */
  743. for (i = 0; i <= 2; i++)
  744. for (j = 0; j <= 255; j++)
  745. *gamma_table_base++ = j;
  746. if (diu_ops.set_gamma_table)
  747. diu_ops.set_gamma_table(data->monitor_port, data->gamma);
  748. disable_lcdc(info);
  749. /* Program DIU registers */
  750. out_be32(&hw->gamma, DMA_ADDR(data, gamma));
  751. out_be32(&hw->cursor, DMA_ADDR(data, cursor));
  752. out_be32(&hw->bgnd, 0x007F7F7F); /* BGND */
  753. out_be32(&hw->bgnd_wb, 0); /* BGND_WB */
  754. out_be32(&hw->disp_size, (var->yres << 16 | var->xres));
  755. /* DISP SIZE */
  756. out_be32(&hw->wb_size, 0); /* WB SIZE */
  757. out_be32(&hw->wb_mem_addr, 0); /* WB MEM ADDR */
  758. /* Horizontal and vertical configuration register */
  759. temp = var->left_margin << 22 | /* BP_H */
  760. var->hsync_len << 11 | /* PW_H */
  761. var->right_margin; /* FP_H */
  762. out_be32(&hw->hsyn_para, temp);
  763. temp = var->upper_margin << 22 | /* BP_V */
  764. var->vsync_len << 11 | /* PW_V */
  765. var->lower_margin; /* FP_V */
  766. out_be32(&hw->vsyn_para, temp);
  767. diu_ops.set_pixel_clock(var->pixclock);
  768. out_be32(&hw->syn_pol, 0); /* SYNC SIGNALS POLARITY */
  769. out_be32(&hw->thresholds, 0x00037800); /* The Thresholds */
  770. out_be32(&hw->int_status, 0); /* INTERRUPT STATUS */
  771. out_be32(&hw->plut, 0x01F5F666);
  772. /* Enable the DIU */
  773. enable_lcdc(info);
  774. }
  775. static int map_video_memory(struct fb_info *info)
  776. {
  777. u32 smem_len = info->fix.line_length * info->var.yres_virtual;
  778. void *p;
  779. p = alloc_pages_exact(smem_len, GFP_DMA | __GFP_ZERO);
  780. if (!p) {
  781. dev_err(info->dev, "unable to allocate fb memory\n");
  782. return -ENOMEM;
  783. }
  784. mutex_lock(&info->mm_lock);
  785. info->screen_base = p;
  786. info->fix.smem_start = virt_to_phys(info->screen_base);
  787. info->fix.smem_len = smem_len;
  788. mutex_unlock(&info->mm_lock);
  789. info->screen_size = info->fix.smem_len;
  790. return 0;
  791. }
  792. static void unmap_video_memory(struct fb_info *info)
  793. {
  794. void *p = info->screen_base;
  795. size_t l = info->fix.smem_len;
  796. mutex_lock(&info->mm_lock);
  797. info->screen_base = NULL;
  798. info->fix.smem_start = 0;
  799. info->fix.smem_len = 0;
  800. mutex_unlock(&info->mm_lock);
  801. if (p)
  802. free_pages_exact(p, l);
  803. }
  804. /*
  805. * Using the fb_var_screeninfo in fb_info we set the aoi of this
  806. * particular framebuffer. It is a light version of fsl_diu_set_par.
  807. */
  808. static int fsl_diu_set_aoi(struct fb_info *info)
  809. {
  810. struct fb_var_screeninfo *var = &info->var;
  811. struct mfb_info *mfbi = info->par;
  812. struct diu_ad *ad = mfbi->ad;
  813. /* AOI should not be greater than display size */
  814. ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
  815. ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
  816. return 0;
  817. }
  818. /**
  819. * fsl_diu_get_pixel_format: return the pixel format for a given color depth
  820. *
  821. * The pixel format is a 32-bit value that determine which bits in each
  822. * pixel are to be used for each color. This is the default function used
  823. * if the platform does not define its own version.
  824. */
  825. static u32 fsl_diu_get_pixel_format(unsigned int bits_per_pixel)
  826. {
  827. #define PF_BYTE_F 0x10000000
  828. #define PF_ALPHA_C_MASK 0x0E000000
  829. #define PF_ALPHA_C_SHIFT 25
  830. #define PF_BLUE_C_MASK 0x01800000
  831. #define PF_BLUE_C_SHIFT 23
  832. #define PF_GREEN_C_MASK 0x00600000
  833. #define PF_GREEN_C_SHIFT 21
  834. #define PF_RED_C_MASK 0x00180000
  835. #define PF_RED_C_SHIFT 19
  836. #define PF_PALETTE 0x00040000
  837. #define PF_PIXEL_S_MASK 0x00030000
  838. #define PF_PIXEL_S_SHIFT 16
  839. #define PF_COMP_3_MASK 0x0000F000
  840. #define PF_COMP_3_SHIFT 12
  841. #define PF_COMP_2_MASK 0x00000F00
  842. #define PF_COMP_2_SHIFT 8
  843. #define PF_COMP_1_MASK 0x000000F0
  844. #define PF_COMP_1_SHIFT 4
  845. #define PF_COMP_0_MASK 0x0000000F
  846. #define PF_COMP_0_SHIFT 0
  847. #define MAKE_PF(alpha, red, green, blue, size, c0, c1, c2, c3) \
  848. cpu_to_le32(PF_BYTE_F | (alpha << PF_ALPHA_C_SHIFT) | \
  849. (blue << PF_BLUE_C_SHIFT) | (green << PF_GREEN_C_SHIFT) | \
  850. (red << PF_RED_C_SHIFT) | (c3 << PF_COMP_3_SHIFT) | \
  851. (c2 << PF_COMP_2_SHIFT) | (c1 << PF_COMP_1_SHIFT) | \
  852. (c0 << PF_COMP_0_SHIFT) | (size << PF_PIXEL_S_SHIFT))
  853. switch (bits_per_pixel) {
  854. case 32:
  855. /* 0x88883316 */
  856. return MAKE_PF(3, 2, 1, 0, 3, 8, 8, 8, 8);
  857. case 24:
  858. /* 0x88082219 */
  859. return MAKE_PF(4, 0, 1, 2, 2, 8, 8, 8, 0);
  860. case 16:
  861. /* 0x65053118 */
  862. return MAKE_PF(4, 2, 1, 0, 1, 5, 6, 5, 0);
  863. default:
  864. pr_err("fsl-diu: unsupported color depth %u\n", bits_per_pixel);
  865. return 0;
  866. }
  867. }
  868. /*
  869. * Using the fb_var_screeninfo in fb_info we set the resolution of this
  870. * particular framebuffer. This function alters the fb_fix_screeninfo stored
  871. * in fb_info. It does not alter var in fb_info since we are using that
  872. * data. This means we depend on the data in var inside fb_info to be
  873. * supported by the hardware. fsl_diu_check_var is always called before
  874. * fsl_diu_set_par to ensure this.
  875. */
  876. static int fsl_diu_set_par(struct fb_info *info)
  877. {
  878. unsigned long len;
  879. struct fb_var_screeninfo *var = &info->var;
  880. struct mfb_info *mfbi = info->par;
  881. struct fsl_diu_data *data = mfbi->parent;
  882. struct diu_ad *ad = mfbi->ad;
  883. struct diu __iomem *hw;
  884. hw = data->diu_reg;
  885. set_fix(info);
  886. mfbi->cursor_reset = 1;
  887. len = info->var.yres_virtual * info->fix.line_length;
  888. /* Alloc & dealloc each time resolution/bpp change */
  889. if (len != info->fix.smem_len) {
  890. if (info->fix.smem_start)
  891. unmap_video_memory(info);
  892. /* Memory allocation for framebuffer */
  893. if (map_video_memory(info)) {
  894. dev_err(info->dev, "unable to allocate fb memory 1\n");
  895. return -ENOMEM;
  896. }
  897. }
  898. if (diu_ops.get_pixel_format)
  899. ad->pix_fmt = diu_ops.get_pixel_format(data->monitor_port,
  900. var->bits_per_pixel);
  901. else
  902. ad->pix_fmt = fsl_diu_get_pixel_format(var->bits_per_pixel);
  903. ad->addr = cpu_to_le32(info->fix.smem_start);
  904. ad->src_size_g_alpha = cpu_to_le32((var->yres_virtual << 12) |
  905. var->xres_virtual) | mfbi->g_alpha;
  906. /* AOI should not be greater than display size */
  907. ad->aoi_size = cpu_to_le32((var->yres << 16) | var->xres);
  908. ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
  909. ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
  910. /* Disable chroma keying function */
  911. ad->ckmax_r = 0;
  912. ad->ckmax_g = 0;
  913. ad->ckmax_b = 0;
  914. ad->ckmin_r = 255;
  915. ad->ckmin_g = 255;
  916. ad->ckmin_b = 255;
  917. if (mfbi->index == PLANE0)
  918. update_lcdc(info);
  919. return 0;
  920. }
  921. static inline __u32 CNVT_TOHW(__u32 val, __u32 width)
  922. {
  923. return ((val << width) + 0x7FFF - val) >> 16;
  924. }
  925. /*
  926. * Set a single color register. The values supplied have a 16 bit magnitude
  927. * which needs to be scaled in this function for the hardware. Things to take
  928. * into consideration are how many color registers, if any, are supported with
  929. * the current color visual. With truecolor mode no color palettes are
  930. * supported. Here a pseudo palette is created which we store the value in
  931. * pseudo_palette in struct fb_info. For pseudocolor mode we have a limited
  932. * color palette.
  933. */
  934. static int fsl_diu_setcolreg(unsigned int regno, unsigned int red,
  935. unsigned int green, unsigned int blue,
  936. unsigned int transp, struct fb_info *info)
  937. {
  938. int ret = 1;
  939. /*
  940. * If greyscale is true, then we convert the RGB value
  941. * to greyscale no matter what visual we are using.
  942. */
  943. if (info->var.grayscale)
  944. red = green = blue = (19595 * red + 38470 * green +
  945. 7471 * blue) >> 16;
  946. switch (info->fix.visual) {
  947. case FB_VISUAL_TRUECOLOR:
  948. /*
  949. * 16-bit True Colour. We encode the RGB value
  950. * according to the RGB bitfield information.
  951. */
  952. if (regno < 16) {
  953. u32 *pal = info->pseudo_palette;
  954. u32 v;
  955. red = CNVT_TOHW(red, info->var.red.length);
  956. green = CNVT_TOHW(green, info->var.green.length);
  957. blue = CNVT_TOHW(blue, info->var.blue.length);
  958. transp = CNVT_TOHW(transp, info->var.transp.length);
  959. v = (red << info->var.red.offset) |
  960. (green << info->var.green.offset) |
  961. (blue << info->var.blue.offset) |
  962. (transp << info->var.transp.offset);
  963. pal[regno] = v;
  964. ret = 0;
  965. }
  966. break;
  967. }
  968. return ret;
  969. }
  970. /*
  971. * Pan (or wrap, depending on the `vmode' field) the display using the
  972. * 'xoffset' and 'yoffset' fields of the 'var' structure. If the values
  973. * don't fit, return -EINVAL.
  974. */
  975. static int fsl_diu_pan_display(struct fb_var_screeninfo *var,
  976. struct fb_info *info)
  977. {
  978. if ((info->var.xoffset == var->xoffset) &&
  979. (info->var.yoffset == var->yoffset))
  980. return 0; /* No change, do nothing */
  981. if (var->xoffset < 0 || var->yoffset < 0
  982. || var->xoffset + info->var.xres > info->var.xres_virtual
  983. || var->yoffset + info->var.yres > info->var.yres_virtual)
  984. return -EINVAL;
  985. info->var.xoffset = var->xoffset;
  986. info->var.yoffset = var->yoffset;
  987. if (var->vmode & FB_VMODE_YWRAP)
  988. info->var.vmode |= FB_VMODE_YWRAP;
  989. else
  990. info->var.vmode &= ~FB_VMODE_YWRAP;
  991. fsl_diu_set_aoi(info);
  992. return 0;
  993. }
  994. static int fsl_diu_ioctl(struct fb_info *info, unsigned int cmd,
  995. unsigned long arg)
  996. {
  997. struct mfb_info *mfbi = info->par;
  998. struct diu_ad *ad = mfbi->ad;
  999. struct mfb_chroma_key ck;
  1000. unsigned char global_alpha;
  1001. struct aoi_display_offset aoi_d;
  1002. __u32 pix_fmt;
  1003. void __user *buf = (void __user *)arg;
  1004. if (!arg)
  1005. return -EINVAL;
  1006. switch (cmd) {
  1007. case MFB_SET_PIXFMT_OLD:
  1008. dev_warn(info->dev,
  1009. "MFB_SET_PIXFMT value of 0x%08x is deprecated.\n",
  1010. MFB_SET_PIXFMT_OLD);
  1011. case MFB_SET_PIXFMT:
  1012. if (copy_from_user(&pix_fmt, buf, sizeof(pix_fmt)))
  1013. return -EFAULT;
  1014. ad->pix_fmt = pix_fmt;
  1015. break;
  1016. case MFB_GET_PIXFMT_OLD:
  1017. dev_warn(info->dev,
  1018. "MFB_GET_PIXFMT value of 0x%08x is deprecated.\n",
  1019. MFB_GET_PIXFMT_OLD);
  1020. case MFB_GET_PIXFMT:
  1021. pix_fmt = ad->pix_fmt;
  1022. if (copy_to_user(buf, &pix_fmt, sizeof(pix_fmt)))
  1023. return -EFAULT;
  1024. break;
  1025. case MFB_SET_AOID:
  1026. if (copy_from_user(&aoi_d, buf, sizeof(aoi_d)))
  1027. return -EFAULT;
  1028. mfbi->x_aoi_d = aoi_d.x_aoi_d;
  1029. mfbi->y_aoi_d = aoi_d.y_aoi_d;
  1030. fsl_diu_check_var(&info->var, info);
  1031. fsl_diu_set_aoi(info);
  1032. break;
  1033. case MFB_GET_AOID:
  1034. aoi_d.x_aoi_d = mfbi->x_aoi_d;
  1035. aoi_d.y_aoi_d = mfbi->y_aoi_d;
  1036. if (copy_to_user(buf, &aoi_d, sizeof(aoi_d)))
  1037. return -EFAULT;
  1038. break;
  1039. case MFB_GET_ALPHA:
  1040. global_alpha = mfbi->g_alpha;
  1041. if (copy_to_user(buf, &global_alpha, sizeof(global_alpha)))
  1042. return -EFAULT;
  1043. break;
  1044. case MFB_SET_ALPHA:
  1045. /* set panel information */
  1046. if (copy_from_user(&global_alpha, buf, sizeof(global_alpha)))
  1047. return -EFAULT;
  1048. ad->src_size_g_alpha = (ad->src_size_g_alpha & (~0xff)) |
  1049. (global_alpha & 0xff);
  1050. mfbi->g_alpha = global_alpha;
  1051. break;
  1052. case MFB_SET_CHROMA_KEY:
  1053. /* set panel winformation */
  1054. if (copy_from_user(&ck, buf, sizeof(ck)))
  1055. return -EFAULT;
  1056. if (ck.enable &&
  1057. (ck.red_max < ck.red_min ||
  1058. ck.green_max < ck.green_min ||
  1059. ck.blue_max < ck.blue_min))
  1060. return -EINVAL;
  1061. if (!ck.enable) {
  1062. ad->ckmax_r = 0;
  1063. ad->ckmax_g = 0;
  1064. ad->ckmax_b = 0;
  1065. ad->ckmin_r = 255;
  1066. ad->ckmin_g = 255;
  1067. ad->ckmin_b = 255;
  1068. } else {
  1069. ad->ckmax_r = ck.red_max;
  1070. ad->ckmax_g = ck.green_max;
  1071. ad->ckmax_b = ck.blue_max;
  1072. ad->ckmin_r = ck.red_min;
  1073. ad->ckmin_g = ck.green_min;
  1074. ad->ckmin_b = ck.blue_min;
  1075. }
  1076. break;
  1077. default:
  1078. dev_err(info->dev, "unknown ioctl command (0x%08X)\n", cmd);
  1079. return -ENOIOCTLCMD;
  1080. }
  1081. return 0;
  1082. }
  1083. /* turn on fb if count == 1
  1084. */
  1085. static int fsl_diu_open(struct fb_info *info, int user)
  1086. {
  1087. struct mfb_info *mfbi = info->par;
  1088. int res = 0;
  1089. /* free boot splash memory on first /dev/fb0 open */
  1090. if ((mfbi->index == PLANE0) && diu_ops.release_bootmem)
  1091. diu_ops.release_bootmem();
  1092. spin_lock(&diu_lock);
  1093. mfbi->count++;
  1094. if (mfbi->count == 1) {
  1095. fsl_diu_check_var(&info->var, info);
  1096. res = fsl_diu_set_par(info);
  1097. if (res < 0)
  1098. mfbi->count--;
  1099. else
  1100. fsl_diu_enable_panel(info);
  1101. }
  1102. spin_unlock(&diu_lock);
  1103. return res;
  1104. }
  1105. /* turn off fb if count == 0
  1106. */
  1107. static int fsl_diu_release(struct fb_info *info, int user)
  1108. {
  1109. struct mfb_info *mfbi = info->par;
  1110. int res = 0;
  1111. spin_lock(&diu_lock);
  1112. mfbi->count--;
  1113. if (mfbi->count == 0)
  1114. fsl_diu_disable_panel(info);
  1115. spin_unlock(&diu_lock);
  1116. return res;
  1117. }
  1118. static struct fb_ops fsl_diu_ops = {
  1119. .owner = THIS_MODULE,
  1120. .fb_check_var = fsl_diu_check_var,
  1121. .fb_set_par = fsl_diu_set_par,
  1122. .fb_setcolreg = fsl_diu_setcolreg,
  1123. .fb_pan_display = fsl_diu_pan_display,
  1124. .fb_fillrect = cfb_fillrect,
  1125. .fb_copyarea = cfb_copyarea,
  1126. .fb_imageblit = cfb_imageblit,
  1127. .fb_ioctl = fsl_diu_ioctl,
  1128. .fb_open = fsl_diu_open,
  1129. .fb_release = fsl_diu_release,
  1130. };
  1131. static int __devinit install_fb(struct fb_info *info)
  1132. {
  1133. int rc;
  1134. struct mfb_info *mfbi = info->par;
  1135. const char *aoi_mode, *init_aoi_mode = "320x240";
  1136. struct fb_videomode *db = fsl_diu_mode_db;
  1137. unsigned int dbsize = ARRAY_SIZE(fsl_diu_mode_db);
  1138. int has_default_mode = 1;
  1139. info->var.activate = FB_ACTIVATE_NOW;
  1140. info->fbops = &fsl_diu_ops;
  1141. info->flags = FBINFO_DEFAULT | FBINFO_VIRTFB | FBINFO_PARTIAL_PAN_OK |
  1142. FBINFO_READS_FAST;
  1143. info->pseudo_palette = mfbi->pseudo_palette;
  1144. rc = fb_alloc_cmap(&info->cmap, 16, 0);
  1145. if (rc)
  1146. return rc;
  1147. if (mfbi->index == PLANE0) {
  1148. if (mfbi->edid_data) {
  1149. /* Now build modedb from EDID */
  1150. fb_edid_to_monspecs(mfbi->edid_data, &info->monspecs);
  1151. fb_videomode_to_modelist(info->monspecs.modedb,
  1152. info->monspecs.modedb_len,
  1153. &info->modelist);
  1154. db = info->monspecs.modedb;
  1155. dbsize = info->monspecs.modedb_len;
  1156. }
  1157. aoi_mode = fb_mode;
  1158. } else {
  1159. aoi_mode = init_aoi_mode;
  1160. }
  1161. rc = fb_find_mode(&info->var, info, aoi_mode, db, dbsize, NULL,
  1162. default_bpp);
  1163. if (!rc) {
  1164. /*
  1165. * For plane 0 we continue and look into
  1166. * driver's internal modedb.
  1167. */
  1168. if ((mfbi->index == PLANE0) && mfbi->edid_data)
  1169. has_default_mode = 0;
  1170. else
  1171. return -EINVAL;
  1172. }
  1173. if (!has_default_mode) {
  1174. rc = fb_find_mode(&info->var, info, aoi_mode, fsl_diu_mode_db,
  1175. ARRAY_SIZE(fsl_diu_mode_db), NULL, default_bpp);
  1176. if (rc)
  1177. has_default_mode = 1;
  1178. }
  1179. /* Still not found, use preferred mode from database if any */
  1180. if (!has_default_mode && info->monspecs.modedb) {
  1181. struct fb_monspecs *specs = &info->monspecs;
  1182. struct fb_videomode *modedb = &specs->modedb[0];
  1183. /*
  1184. * Get preferred timing. If not found,
  1185. * first mode in database will be used.
  1186. */
  1187. if (specs->misc & FB_MISC_1ST_DETAIL) {
  1188. int i;
  1189. for (i = 0; i < specs->modedb_len; i++) {
  1190. if (specs->modedb[i].flag & FB_MODE_IS_FIRST) {
  1191. modedb = &specs->modedb[i];
  1192. break;
  1193. }
  1194. }
  1195. }
  1196. info->var.bits_per_pixel = default_bpp;
  1197. fb_videomode_to_var(&info->var, modedb);
  1198. }
  1199. if (fsl_diu_check_var(&info->var, info)) {
  1200. dev_err(info->dev, "fsl_diu_check_var failed\n");
  1201. unmap_video_memory(info);
  1202. fb_dealloc_cmap(&info->cmap);
  1203. return -EINVAL;
  1204. }
  1205. if (register_framebuffer(info) < 0) {
  1206. dev_err(info->dev, "register_framebuffer failed\n");
  1207. unmap_video_memory(info);
  1208. fb_dealloc_cmap(&info->cmap);
  1209. return -EINVAL;
  1210. }
  1211. mfbi->registered = 1;
  1212. dev_info(info->dev, "%s registered successfully\n", mfbi->id);
  1213. return 0;
  1214. }
  1215. static void uninstall_fb(struct fb_info *info)
  1216. {
  1217. struct mfb_info *mfbi = info->par;
  1218. if (!mfbi->registered)
  1219. return;
  1220. if (mfbi->index == PLANE0)
  1221. kfree(mfbi->edid_data);
  1222. unregister_framebuffer(info);
  1223. unmap_video_memory(info);
  1224. if (&info->cmap)
  1225. fb_dealloc_cmap(&info->cmap);
  1226. mfbi->registered = 0;
  1227. }
  1228. static irqreturn_t fsl_diu_isr(int irq, void *dev_id)
  1229. {
  1230. struct diu __iomem *hw = dev_id;
  1231. unsigned int status = in_be32(&hw->int_status);
  1232. if (status) {
  1233. /* This is the workaround for underrun */
  1234. if (status & INT_UNDRUN) {
  1235. out_be32(&hw->diu_mode, 0);
  1236. udelay(1);
  1237. out_be32(&hw->diu_mode, 1);
  1238. }
  1239. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1240. else if (status & INT_VSYNC) {
  1241. unsigned int i;
  1242. for (i = 0; i < coherence_data_size;
  1243. i += d_cache_line_size)
  1244. __asm__ __volatile__ (
  1245. "dcbz 0, %[input]"
  1246. ::[input]"r"(&coherence_data[i]));
  1247. }
  1248. #endif
  1249. return IRQ_HANDLED;
  1250. }
  1251. return IRQ_NONE;
  1252. }
  1253. static int request_irq_local(struct fsl_diu_data *data)
  1254. {
  1255. struct diu __iomem *hw = data->diu_reg;
  1256. u32 ints;
  1257. int ret;
  1258. /* Read to clear the status */
  1259. in_be32(&hw->int_status);
  1260. ret = request_irq(data->irq, fsl_diu_isr, 0, "fsl-diu-fb", hw);
  1261. if (!ret) {
  1262. ints = INT_PARERR | INT_LS_BF_VS;
  1263. #if !defined(CONFIG_NOT_COHERENT_CACHE)
  1264. ints |= INT_VSYNC;
  1265. #endif
  1266. /* Read to clear the status */
  1267. in_be32(&hw->int_status);
  1268. out_be32(&hw->int_mask, ints);
  1269. }
  1270. return ret;
  1271. }
  1272. static void free_irq_local(struct fsl_diu_data *data)
  1273. {
  1274. struct diu __iomem *hw = data->diu_reg;
  1275. /* Disable all LCDC interrupt */
  1276. out_be32(&hw->int_mask, 0x1f);
  1277. free_irq(data->irq, NULL);
  1278. }
  1279. #ifdef CONFIG_PM
  1280. /*
  1281. * Power management hooks. Note that we won't be called from IRQ context,
  1282. * unlike the blank functions above, so we may sleep.
  1283. */
  1284. static int fsl_diu_suspend(struct platform_device *ofdev, pm_message_t state)
  1285. {
  1286. struct fsl_diu_data *data;
  1287. data = dev_get_drvdata(&ofdev->dev);
  1288. disable_lcdc(data->fsl_diu_info);
  1289. return 0;
  1290. }
  1291. static int fsl_diu_resume(struct platform_device *ofdev)
  1292. {
  1293. struct fsl_diu_data *data;
  1294. data = dev_get_drvdata(&ofdev->dev);
  1295. enable_lcdc(data->fsl_diu_info);
  1296. return 0;
  1297. }
  1298. #else
  1299. #define fsl_diu_suspend NULL
  1300. #define fsl_diu_resume NULL
  1301. #endif /* CONFIG_PM */
  1302. static ssize_t store_monitor(struct device *device,
  1303. struct device_attribute *attr, const char *buf, size_t count)
  1304. {
  1305. enum fsl_diu_monitor_port old_monitor_port;
  1306. struct fsl_diu_data *data =
  1307. container_of(attr, struct fsl_diu_data, dev_attr);
  1308. old_monitor_port = data->monitor_port;
  1309. data->monitor_port = fsl_diu_name_to_port(buf);
  1310. if (old_monitor_port != data->monitor_port) {
  1311. /* All AOIs need adjust pixel format
  1312. * fsl_diu_set_par only change the pixsel format here
  1313. * unlikely to fail. */
  1314. unsigned int i;
  1315. for (i=0; i < NUM_AOIS; i++)
  1316. fsl_diu_set_par(&data->fsl_diu_info[i]);
  1317. }
  1318. return count;
  1319. }
  1320. static ssize_t show_monitor(struct device *device,
  1321. struct device_attribute *attr, char *buf)
  1322. {
  1323. struct fsl_diu_data *data =
  1324. container_of(attr, struct fsl_diu_data, dev_attr);
  1325. switch (data->monitor_port) {
  1326. case FSL_DIU_PORT_DVI:
  1327. return sprintf(buf, "DVI\n");
  1328. case FSL_DIU_PORT_LVDS:
  1329. return sprintf(buf, "Single-link LVDS\n");
  1330. case FSL_DIU_PORT_DLVDS:
  1331. return sprintf(buf, "Dual-link LVDS\n");
  1332. }
  1333. return 0;
  1334. }
  1335. static int __devinit fsl_diu_probe(struct platform_device *pdev)
  1336. {
  1337. struct device_node *np = pdev->dev.of_node;
  1338. struct mfb_info *mfbi;
  1339. struct fsl_diu_data *data;
  1340. int diu_mode;
  1341. dma_addr_t dma_addr; /* DMA addr of fsl_diu_data struct */
  1342. unsigned int i;
  1343. int ret;
  1344. data = dma_alloc_coherent(&pdev->dev, sizeof(struct fsl_diu_data),
  1345. &dma_addr, GFP_DMA | __GFP_ZERO);
  1346. if (!data)
  1347. return -ENOMEM;
  1348. data->dma_addr = dma_addr;
  1349. /*
  1350. * dma_alloc_coherent() uses a page allocator, so the address is
  1351. * always page-aligned. We need the memory to be 32-byte aligned,
  1352. * so that's good. However, if one day the allocator changes, we
  1353. * need to catch that. It's not worth the effort to handle unaligned
  1354. * alloctions now because it's highly unlikely to ever be a problem.
  1355. */
  1356. if ((unsigned long)data & 31) {
  1357. dev_err(&pdev->dev, "misaligned allocation");
  1358. ret = -ENOMEM;
  1359. goto error;
  1360. }
  1361. spin_lock_init(&data->reg_lock);
  1362. for (i = 0; i < NUM_AOIS; i++) {
  1363. struct fb_info *info = &data->fsl_diu_info[i];
  1364. info->device = &pdev->dev;
  1365. info->par = &data->mfb[i];
  1366. /*
  1367. * We store the physical address of the AD in the reserved
  1368. * 'paddr' field of the AD itself.
  1369. */
  1370. data->ad[i].paddr = DMA_ADDR(data, ad[i]);
  1371. info->fix.smem_start = 0;
  1372. /* Initialize the AOI data structure */
  1373. mfbi = info->par;
  1374. memcpy(mfbi, &mfb_template[i], sizeof(struct mfb_info));
  1375. mfbi->parent = data;
  1376. mfbi->ad = &data->ad[i];
  1377. if (mfbi->index == PLANE0) {
  1378. const u8 *prop;
  1379. int len;
  1380. /* Get EDID */
  1381. prop = of_get_property(np, "edid", &len);
  1382. if (prop && len == EDID_LENGTH)
  1383. mfbi->edid_data = kmemdup(prop, EDID_LENGTH,
  1384. GFP_KERNEL);
  1385. }
  1386. }
  1387. data->diu_reg = of_iomap(np, 0);
  1388. if (!data->diu_reg) {
  1389. dev_err(&pdev->dev, "cannot map DIU registers\n");
  1390. ret = -EFAULT;
  1391. goto error;
  1392. }
  1393. diu_mode = in_be32(&data->diu_reg->diu_mode);
  1394. if (diu_mode == MFB_MODE0)
  1395. out_be32(&data->diu_reg->diu_mode, 0); /* disable DIU */
  1396. /* Get the IRQ of the DIU */
  1397. data->irq = irq_of_parse_and_map(np, 0);
  1398. if (!data->irq) {
  1399. dev_err(&pdev->dev, "could not get DIU IRQ\n");
  1400. ret = -EINVAL;
  1401. goto error;
  1402. }
  1403. data->monitor_port = monitor_port;
  1404. /* Initialize the dummy Area Descriptor */
  1405. data->dummy_ad.addr = cpu_to_le32(DMA_ADDR(data, dummy_aoi));
  1406. data->dummy_ad.pix_fmt = 0x88882317;
  1407. data->dummy_ad.src_size_g_alpha = cpu_to_le32((4 << 12) | 4);
  1408. data->dummy_ad.aoi_size = cpu_to_le32((4 << 16) | 2);
  1409. data->dummy_ad.offset_xyi = 0;
  1410. data->dummy_ad.offset_xyd = 0;
  1411. data->dummy_ad.next_ad = 0;
  1412. data->dummy_ad.paddr = DMA_ADDR(data, dummy_ad);
  1413. /*
  1414. * Let DIU display splash screen if it was pre-initialized
  1415. * by the bootloader, set dummy area descriptor otherwise.
  1416. */
  1417. if (diu_mode == MFB_MODE0)
  1418. out_be32(&data->diu_reg->desc[0], data->dummy_ad.paddr);
  1419. out_be32(&data->diu_reg->desc[1], data->dummy_ad.paddr);
  1420. out_be32(&data->diu_reg->desc[2], data->dummy_ad.paddr);
  1421. for (i = 0; i < NUM_AOIS; i++) {
  1422. ret = install_fb(&data->fsl_diu_info[i]);
  1423. if (ret) {
  1424. dev_err(&pdev->dev, "could not register fb %d\n", i);
  1425. goto error;
  1426. }
  1427. }
  1428. if (request_irq_local(data)) {
  1429. dev_err(&pdev->dev, "could not claim irq\n");
  1430. goto error;
  1431. }
  1432. sysfs_attr_init(&data->dev_attr.attr);
  1433. data->dev_attr.attr.name = "monitor";
  1434. data->dev_attr.attr.mode = S_IRUGO|S_IWUSR;
  1435. data->dev_attr.show = show_monitor;
  1436. data->dev_attr.store = store_monitor;
  1437. ret = device_create_file(&pdev->dev, &data->dev_attr);
  1438. if (ret) {
  1439. dev_err(&pdev->dev, "could not create sysfs file %s\n",
  1440. data->dev_attr.attr.name);
  1441. }
  1442. dev_set_drvdata(&pdev->dev, data);
  1443. return 0;
  1444. error:
  1445. for (i = 0; i < NUM_AOIS; i++)
  1446. uninstall_fb(&data->fsl_diu_info[i]);
  1447. iounmap(data->diu_reg);
  1448. dma_free_coherent(&pdev->dev, sizeof(struct fsl_diu_data), data,
  1449. data->dma_addr);
  1450. return ret;
  1451. }
  1452. static int fsl_diu_remove(struct platform_device *pdev)
  1453. {
  1454. struct fsl_diu_data *data;
  1455. int i;
  1456. data = dev_get_drvdata(&pdev->dev);
  1457. disable_lcdc(&data->fsl_diu_info[0]);
  1458. free_irq_local(data);
  1459. for (i = 0; i < NUM_AOIS; i++)
  1460. uninstall_fb(&data->fsl_diu_info[i]);
  1461. iounmap(data->diu_reg);
  1462. dma_free_coherent(&pdev->dev, sizeof(struct fsl_diu_data), data,
  1463. data->dma_addr);
  1464. return 0;
  1465. }
  1466. #ifndef MODULE
  1467. static int __init fsl_diu_setup(char *options)
  1468. {
  1469. char *opt;
  1470. unsigned long val;
  1471. if (!options || !*options)
  1472. return 0;
  1473. while ((opt = strsep(&options, ",")) != NULL) {
  1474. if (!*opt)
  1475. continue;
  1476. if (!strncmp(opt, "monitor=", 8)) {
  1477. monitor_port = fsl_diu_name_to_port(opt + 8);
  1478. } else if (!strncmp(opt, "bpp=", 4)) {
  1479. if (!strict_strtoul(opt + 4, 10, &val))
  1480. default_bpp = val;
  1481. } else
  1482. fb_mode = opt;
  1483. }
  1484. return 0;
  1485. }
  1486. #endif
  1487. static struct of_device_id fsl_diu_match[] = {
  1488. #ifdef CONFIG_PPC_MPC512x
  1489. {
  1490. .compatible = "fsl,mpc5121-diu",
  1491. },
  1492. #endif
  1493. {
  1494. .compatible = "fsl,diu",
  1495. },
  1496. {}
  1497. };
  1498. MODULE_DEVICE_TABLE(of, fsl_diu_match);
  1499. static struct platform_driver fsl_diu_driver = {
  1500. .driver = {
  1501. .name = "fsl-diu-fb",
  1502. .owner = THIS_MODULE,
  1503. .of_match_table = fsl_diu_match,
  1504. },
  1505. .probe = fsl_diu_probe,
  1506. .remove = fsl_diu_remove,
  1507. .suspend = fsl_diu_suspend,
  1508. .resume = fsl_diu_resume,
  1509. };
  1510. static int __init fsl_diu_init(void)
  1511. {
  1512. #ifdef CONFIG_NOT_COHERENT_CACHE
  1513. struct device_node *np;
  1514. const u32 *prop;
  1515. #endif
  1516. int ret;
  1517. #ifndef MODULE
  1518. char *option;
  1519. /*
  1520. * For kernel boot options (in 'video=xxxfb:<options>' format)
  1521. */
  1522. if (fb_get_options("fslfb", &option))
  1523. return -ENODEV;
  1524. fsl_diu_setup(option);
  1525. #else
  1526. monitor_port = fsl_diu_name_to_port(monitor_string);
  1527. #endif
  1528. pr_info("Freescale Display Interface Unit (DIU) framebuffer driver\n");
  1529. #ifdef CONFIG_NOT_COHERENT_CACHE
  1530. np = of_find_node_by_type(NULL, "cpu");
  1531. if (!np) {
  1532. pr_err("fsl-diu-fb: can't find 'cpu' device node\n");
  1533. return -ENODEV;
  1534. }
  1535. prop = of_get_property(np, "d-cache-size", NULL);
  1536. if (prop == NULL) {
  1537. pr_err("fsl-diu-fb: missing 'd-cache-size' property' "
  1538. "in 'cpu' node\n");
  1539. of_node_put(np);
  1540. return -ENODEV;
  1541. }
  1542. /*
  1543. * Freescale PLRU requires 13/8 times the cache size to do a proper
  1544. * displacement flush
  1545. */
  1546. coherence_data_size = be32_to_cpup(prop) * 13;
  1547. coherence_data_size /= 8;
  1548. prop = of_get_property(np, "d-cache-line-size", NULL);
  1549. if (prop == NULL) {
  1550. pr_err("fsl-diu-fb: missing 'd-cache-line-size' property' "
  1551. "in 'cpu' node\n");
  1552. of_node_put(np);
  1553. return -ENODEV;
  1554. }
  1555. d_cache_line_size = be32_to_cpup(prop);
  1556. of_node_put(np);
  1557. coherence_data = vmalloc(coherence_data_size);
  1558. if (!coherence_data)
  1559. return -ENOMEM;
  1560. #endif
  1561. ret = platform_driver_register(&fsl_diu_driver);
  1562. if (ret) {
  1563. pr_err("fsl-diu-fb: failed to register platform driver\n");
  1564. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1565. vfree(coherence_data);
  1566. #endif
  1567. }
  1568. return ret;
  1569. }
  1570. static void __exit fsl_diu_exit(void)
  1571. {
  1572. platform_driver_unregister(&fsl_diu_driver);
  1573. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1574. vfree(coherence_data);
  1575. #endif
  1576. }
  1577. module_init(fsl_diu_init);
  1578. module_exit(fsl_diu_exit);
  1579. MODULE_AUTHOR("York Sun <yorksun@freescale.com>");
  1580. MODULE_DESCRIPTION("Freescale DIU framebuffer driver");
  1581. MODULE_LICENSE("GPL");
  1582. module_param_named(mode, fb_mode, charp, 0);
  1583. MODULE_PARM_DESC(mode,
  1584. "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
  1585. module_param_named(bpp, default_bpp, ulong, 0);
  1586. MODULE_PARM_DESC(bpp, "Specify bit-per-pixel if not specified in 'mode'");
  1587. module_param_named(monitor, monitor_string, charp, 0);
  1588. MODULE_PARM_DESC(monitor, "Specify the monitor port "
  1589. "(\"dvi\", \"lvds\", or \"dlvds\") if supported by the platform");