radeon_pm.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905
  1. /*
  2. * drivers/video/aty/radeon_pm.c
  3. *
  4. * Copyright 2003,2004 Ben. Herrenschmidt <benh@kernel.crashing.org>
  5. * Copyright 2004 Paul Mackerras <paulus@samba.org>
  6. *
  7. * This is the power management code for ATI radeon chipsets. It contains
  8. * some dynamic clock PM enable/disable code similar to what X.org does,
  9. * some D2-state (APM-style) sleep/wakeup code for use on some PowerMacs,
  10. * and the necessary bits to re-initialize from scratch a few chips found
  11. * on PowerMacs as well. The later could be extended to more platforms
  12. * provided the memory controller configuration code be made more generic,
  13. * and you can get the proper mode register commands for your RAMs.
  14. * Those things may be found in the BIOS image...
  15. */
  16. #include "radeonfb.h"
  17. #include <linux/console.h>
  18. #include <linux/agp_backend.h>
  19. #ifdef CONFIG_PPC_PMAC
  20. #include <asm/machdep.h>
  21. #include <asm/prom.h>
  22. #include <asm/pmac_feature.h>
  23. #endif
  24. #include "ati_ids.h"
  25. /*
  26. * Workarounds for bugs in PC laptops:
  27. * - enable D2 sleep in some IBM Thinkpads
  28. * - special case for Samsung P35
  29. *
  30. * Whitelist by subsystem vendor/device because
  31. * its the subsystem vendor's fault!
  32. */
  33. #if defined(CONFIG_PM) && defined(CONFIG_X86)
  34. static void radeon_reinitialize_M10(struct radeonfb_info *rinfo);
  35. struct radeon_device_id {
  36. const char *ident; /* (arbitrary) Name */
  37. const unsigned short subsystem_vendor; /* Subsystem Vendor ID */
  38. const unsigned short subsystem_device; /* Subsystem Device ID */
  39. const enum radeon_pm_mode pm_mode_modifier; /* modify pm_mode */
  40. const reinit_function_ptr new_reinit_func; /* changed reinit_func */
  41. };
  42. #define BUGFIX(model, sv, sd, pm, fn) { \
  43. .ident = model, \
  44. .subsystem_vendor = sv, \
  45. .subsystem_device = sd, \
  46. .pm_mode_modifier = pm, \
  47. .new_reinit_func = fn \
  48. }
  49. static struct radeon_device_id radeon_workaround_list[] = {
  50. BUGFIX("IBM Thinkpad R32",
  51. PCI_VENDOR_ID_IBM, 0x1905,
  52. radeon_pm_d2, NULL),
  53. BUGFIX("IBM Thinkpad R40",
  54. PCI_VENDOR_ID_IBM, 0x0526,
  55. radeon_pm_d2, NULL),
  56. BUGFIX("IBM Thinkpad R40",
  57. PCI_VENDOR_ID_IBM, 0x0527,
  58. radeon_pm_d2, NULL),
  59. BUGFIX("IBM Thinkpad R50/R51/T40/T41",
  60. PCI_VENDOR_ID_IBM, 0x0531,
  61. radeon_pm_d2, NULL),
  62. BUGFIX("IBM Thinkpad R51/T40/T41/T42",
  63. PCI_VENDOR_ID_IBM, 0x0530,
  64. radeon_pm_d2, NULL),
  65. BUGFIX("IBM Thinkpad T30",
  66. PCI_VENDOR_ID_IBM, 0x0517,
  67. radeon_pm_d2, NULL),
  68. BUGFIX("IBM Thinkpad T40p",
  69. PCI_VENDOR_ID_IBM, 0x054d,
  70. radeon_pm_d2, NULL),
  71. BUGFIX("IBM Thinkpad T42",
  72. PCI_VENDOR_ID_IBM, 0x0550,
  73. radeon_pm_d2, NULL),
  74. BUGFIX("IBM Thinkpad X31/X32",
  75. PCI_VENDOR_ID_IBM, 0x052f,
  76. radeon_pm_d2, NULL),
  77. BUGFIX("Samsung P35",
  78. PCI_VENDOR_ID_SAMSUNG, 0xc00c,
  79. radeon_pm_off, radeon_reinitialize_M10),
  80. BUGFIX("Acer Aspire 2010",
  81. PCI_VENDOR_ID_AI, 0x0061,
  82. radeon_pm_off, radeon_reinitialize_M10),
  83. BUGFIX("Acer Travelmate 290D/292LMi",
  84. PCI_VENDOR_ID_AI, 0x005a,
  85. radeon_pm_off, radeon_reinitialize_M10),
  86. { .ident = NULL }
  87. };
  88. static int radeon_apply_workarounds(struct radeonfb_info *rinfo)
  89. {
  90. struct radeon_device_id *id;
  91. for (id = radeon_workaround_list; id->ident != NULL; id++ )
  92. if ((id->subsystem_vendor == rinfo->pdev->subsystem_vendor ) &&
  93. (id->subsystem_device == rinfo->pdev->subsystem_device )) {
  94. /* we found a device that requires workaround */
  95. printk(KERN_DEBUG "radeonfb: %s detected"
  96. ", enabling workaround\n", id->ident);
  97. rinfo->pm_mode |= id->pm_mode_modifier;
  98. if (id->new_reinit_func != NULL)
  99. rinfo->reinit_func = id->new_reinit_func;
  100. return 1;
  101. }
  102. return 0; /* not found */
  103. }
  104. #else /* defined(CONFIG_PM) && defined(CONFIG_X86) */
  105. static inline int radeon_apply_workarounds(struct radeonfb_info *rinfo)
  106. {
  107. return 0;
  108. }
  109. #endif /* defined(CONFIG_PM) && defined(CONFIG_X86) */
  110. static void radeon_pm_disable_dynamic_mode(struct radeonfb_info *rinfo)
  111. {
  112. u32 tmp;
  113. /* RV100 */
  114. if ((rinfo->family == CHIP_FAMILY_RV100) && (!rinfo->is_mobility)) {
  115. if (rinfo->has_CRTC2) {
  116. tmp = INPLL(pllSCLK_CNTL);
  117. tmp &= ~SCLK_CNTL__DYN_STOP_LAT_MASK;
  118. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT | SCLK_CNTL__FORCEON_MASK;
  119. OUTPLL(pllSCLK_CNTL, tmp);
  120. }
  121. tmp = INPLL(pllMCLK_CNTL);
  122. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  123. MCLK_CNTL__FORCE_MCLKB |
  124. MCLK_CNTL__FORCE_YCLKA |
  125. MCLK_CNTL__FORCE_YCLKB |
  126. MCLK_CNTL__FORCE_AIC |
  127. MCLK_CNTL__FORCE_MC);
  128. OUTPLL(pllMCLK_CNTL, tmp);
  129. return;
  130. }
  131. /* R100 */
  132. if (!rinfo->has_CRTC2) {
  133. tmp = INPLL(pllSCLK_CNTL);
  134. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_HDP |
  135. SCLK_CNTL__FORCE_DISP1 | SCLK_CNTL__FORCE_TOP |
  136. SCLK_CNTL__FORCE_E2 | SCLK_CNTL__FORCE_SE |
  137. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_VIP |
  138. SCLK_CNTL__FORCE_RE | SCLK_CNTL__FORCE_PB |
  139. SCLK_CNTL__FORCE_TAM | SCLK_CNTL__FORCE_TDM |
  140. SCLK_CNTL__FORCE_RB);
  141. OUTPLL(pllSCLK_CNTL, tmp);
  142. return;
  143. }
  144. /* RV350 (M10/M11) */
  145. if (rinfo->family == CHIP_FAMILY_RV350) {
  146. /* for RV350/M10/M11, no delays are required. */
  147. tmp = INPLL(pllSCLK_CNTL2);
  148. tmp |= (SCLK_CNTL2__R300_FORCE_TCL |
  149. SCLK_CNTL2__R300_FORCE_GA |
  150. SCLK_CNTL2__R300_FORCE_CBA);
  151. OUTPLL(pllSCLK_CNTL2, tmp);
  152. tmp = INPLL(pllSCLK_CNTL);
  153. tmp |= (SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  154. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  155. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  156. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  157. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  158. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  159. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  160. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  161. OUTPLL(pllSCLK_CNTL, tmp);
  162. tmp = INPLL(pllSCLK_MORE_CNTL);
  163. tmp |= (SCLK_MORE_CNTL__FORCE_DISPREGS | SCLK_MORE_CNTL__FORCE_MC_GUI |
  164. SCLK_MORE_CNTL__FORCE_MC_HOST);
  165. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  166. tmp = INPLL(pllMCLK_CNTL);
  167. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  168. MCLK_CNTL__FORCE_MCLKB |
  169. MCLK_CNTL__FORCE_YCLKA |
  170. MCLK_CNTL__FORCE_YCLKB |
  171. MCLK_CNTL__FORCE_MC);
  172. OUTPLL(pllMCLK_CNTL, tmp);
  173. tmp = INPLL(pllVCLK_ECP_CNTL);
  174. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  175. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb |
  176. VCLK_ECP_CNTL__R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  177. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  178. tmp = INPLL(pllPIXCLKS_CNTL);
  179. tmp &= ~(PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  180. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  181. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  182. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  183. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  184. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  185. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  186. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  187. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  188. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  189. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  190. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  191. PIXCLKS_CNTL__R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  192. OUTPLL(pllPIXCLKS_CNTL, tmp);
  193. return;
  194. }
  195. /* Default */
  196. /* Force Core Clocks */
  197. tmp = INPLL(pllSCLK_CNTL);
  198. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_E2);
  199. /* XFree doesn't do that case, but we had this code from Apple and it
  200. * seem necessary for proper suspend/resume operations
  201. */
  202. if (rinfo->is_mobility) {
  203. tmp |= SCLK_CNTL__FORCE_HDP|
  204. SCLK_CNTL__FORCE_DISP1|
  205. SCLK_CNTL__FORCE_DISP2|
  206. SCLK_CNTL__FORCE_TOP|
  207. SCLK_CNTL__FORCE_SE|
  208. SCLK_CNTL__FORCE_IDCT|
  209. SCLK_CNTL__FORCE_VIP|
  210. SCLK_CNTL__FORCE_PB|
  211. SCLK_CNTL__FORCE_RE|
  212. SCLK_CNTL__FORCE_TAM|
  213. SCLK_CNTL__FORCE_TDM|
  214. SCLK_CNTL__FORCE_RB|
  215. SCLK_CNTL__FORCE_TV_SCLK|
  216. SCLK_CNTL__FORCE_SUBPIC|
  217. SCLK_CNTL__FORCE_OV0;
  218. }
  219. else if (rinfo->family == CHIP_FAMILY_R300 ||
  220. rinfo->family == CHIP_FAMILY_R350) {
  221. tmp |= SCLK_CNTL__FORCE_HDP |
  222. SCLK_CNTL__FORCE_DISP1 |
  223. SCLK_CNTL__FORCE_DISP2 |
  224. SCLK_CNTL__FORCE_TOP |
  225. SCLK_CNTL__FORCE_IDCT |
  226. SCLK_CNTL__FORCE_VIP;
  227. }
  228. OUTPLL(pllSCLK_CNTL, tmp);
  229. radeon_msleep(16);
  230. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  231. tmp = INPLL(pllSCLK_CNTL2);
  232. tmp |= SCLK_CNTL2__R300_FORCE_TCL |
  233. SCLK_CNTL2__R300_FORCE_GA |
  234. SCLK_CNTL2__R300_FORCE_CBA;
  235. OUTPLL(pllSCLK_CNTL2, tmp);
  236. radeon_msleep(16);
  237. }
  238. tmp = INPLL(pllCLK_PIN_CNTL);
  239. tmp &= ~CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  240. OUTPLL(pllCLK_PIN_CNTL, tmp);
  241. radeon_msleep(15);
  242. if (rinfo->is_IGP) {
  243. /* Weird ... X is _un_ forcing clocks here, I think it's
  244. * doing backward. Imitate it for now...
  245. */
  246. tmp = INPLL(pllMCLK_CNTL);
  247. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  248. MCLK_CNTL__FORCE_YCLKA);
  249. OUTPLL(pllMCLK_CNTL, tmp);
  250. radeon_msleep(16);
  251. }
  252. /* Hrm... same shit, X doesn't do that but I have to */
  253. else if (rinfo->is_mobility) {
  254. tmp = INPLL(pllMCLK_CNTL);
  255. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  256. MCLK_CNTL__FORCE_MCLKB |
  257. MCLK_CNTL__FORCE_YCLKA |
  258. MCLK_CNTL__FORCE_YCLKB);
  259. OUTPLL(pllMCLK_CNTL, tmp);
  260. radeon_msleep(16);
  261. tmp = INPLL(pllMCLK_MISC);
  262. tmp &= ~(MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  263. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  264. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  265. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  266. OUTPLL(pllMCLK_MISC, tmp);
  267. radeon_msleep(15);
  268. }
  269. if (rinfo->is_mobility) {
  270. tmp = INPLL(pllSCLK_MORE_CNTL);
  271. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS|
  272. SCLK_MORE_CNTL__FORCE_MC_GUI|
  273. SCLK_MORE_CNTL__FORCE_MC_HOST;
  274. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  275. radeon_msleep(16);
  276. }
  277. tmp = INPLL(pllPIXCLKS_CNTL);
  278. tmp &= ~(PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  279. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  280. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  281. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  282. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  283. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  284. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  285. OUTPLL(pllPIXCLKS_CNTL, tmp);
  286. radeon_msleep(16);
  287. tmp = INPLL( pllVCLK_ECP_CNTL);
  288. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  289. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  290. OUTPLL( pllVCLK_ECP_CNTL, tmp);
  291. radeon_msleep(16);
  292. }
  293. static void radeon_pm_enable_dynamic_mode(struct radeonfb_info *rinfo)
  294. {
  295. u32 tmp;
  296. /* R100 */
  297. if (!rinfo->has_CRTC2) {
  298. tmp = INPLL(pllSCLK_CNTL);
  299. if ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) > CFG_ATI_REV_A13)
  300. tmp &= ~(SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_RB);
  301. tmp &= ~(SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  302. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_SE |
  303. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_RE |
  304. SCLK_CNTL__FORCE_PB | SCLK_CNTL__FORCE_TAM |
  305. SCLK_CNTL__FORCE_TDM);
  306. OUTPLL(pllSCLK_CNTL, tmp);
  307. return;
  308. }
  309. /* M10/M11 */
  310. if (rinfo->family == CHIP_FAMILY_RV350) {
  311. tmp = INPLL(pllSCLK_CNTL2);
  312. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  313. SCLK_CNTL2__R300_FORCE_GA |
  314. SCLK_CNTL2__R300_FORCE_CBA);
  315. tmp |= (SCLK_CNTL2__R300_TCL_MAX_DYN_STOP_LAT |
  316. SCLK_CNTL2__R300_GA_MAX_DYN_STOP_LAT |
  317. SCLK_CNTL2__R300_CBA_MAX_DYN_STOP_LAT);
  318. OUTPLL(pllSCLK_CNTL2, tmp);
  319. tmp = INPLL(pllSCLK_CNTL);
  320. tmp &= ~(SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  321. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  322. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  323. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  324. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  325. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  326. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  327. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  328. tmp |= SCLK_CNTL__DYN_STOP_LAT_MASK;
  329. OUTPLL(pllSCLK_CNTL, tmp);
  330. tmp = INPLL(pllSCLK_MORE_CNTL);
  331. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  332. tmp |= SCLK_MORE_CNTL__DISPREGS_MAX_DYN_STOP_LAT |
  333. SCLK_MORE_CNTL__MC_GUI_MAX_DYN_STOP_LAT |
  334. SCLK_MORE_CNTL__MC_HOST_MAX_DYN_STOP_LAT;
  335. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  336. tmp = INPLL(pllVCLK_ECP_CNTL);
  337. tmp |= (VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  338. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  339. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  340. tmp = INPLL(pllPIXCLKS_CNTL);
  341. tmp |= (PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  342. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  343. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  344. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  345. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  346. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  347. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  348. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  349. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  350. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  351. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  352. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  353. PIXCLKS_CNTL__R300_P2G2CLK_DAC_ALWAYS_ONb);
  354. OUTPLL(pllPIXCLKS_CNTL, tmp);
  355. tmp = INPLL(pllMCLK_MISC);
  356. tmp |= (MCLK_MISC__MC_MCLK_DYN_ENABLE |
  357. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  358. OUTPLL(pllMCLK_MISC, tmp);
  359. tmp = INPLL(pllMCLK_CNTL);
  360. tmp |= (MCLK_CNTL__FORCE_MCLKA | MCLK_CNTL__FORCE_MCLKB);
  361. tmp &= ~(MCLK_CNTL__FORCE_YCLKA |
  362. MCLK_CNTL__FORCE_YCLKB |
  363. MCLK_CNTL__FORCE_MC);
  364. /* Some releases of vbios have set DISABLE_MC_MCLKA
  365. * and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  366. * bits will cause H/W hang when reading video memory with dynamic
  367. * clocking enabled.
  368. */
  369. if ((tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKA) &&
  370. (tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKB)) {
  371. /* If both bits are set, then check the active channels */
  372. tmp = INPLL(pllMCLK_CNTL);
  373. if (rinfo->vram_width == 64) {
  374. if (INREG(MEM_CNTL) & R300_MEM_USE_CD_CH_ONLY)
  375. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKB;
  376. else
  377. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKA;
  378. } else {
  379. tmp &= ~(MCLK_CNTL__R300_DISABLE_MC_MCLKA |
  380. MCLK_CNTL__R300_DISABLE_MC_MCLKB);
  381. }
  382. }
  383. OUTPLL(pllMCLK_CNTL, tmp);
  384. return;
  385. }
  386. /* R300 */
  387. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  388. tmp = INPLL(pllSCLK_CNTL);
  389. tmp &= ~(SCLK_CNTL__R300_FORCE_VAP);
  390. tmp |= SCLK_CNTL__FORCE_CP;
  391. OUTPLL(pllSCLK_CNTL, tmp);
  392. radeon_msleep(15);
  393. tmp = INPLL(pllSCLK_CNTL2);
  394. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  395. SCLK_CNTL2__R300_FORCE_GA |
  396. SCLK_CNTL2__R300_FORCE_CBA);
  397. OUTPLL(pllSCLK_CNTL2, tmp);
  398. }
  399. /* Others */
  400. tmp = INPLL( pllCLK_PWRMGT_CNTL);
  401. tmp &= ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  402. CLK_PWRMGT_CNTL__DISP_DYN_STOP_LAT_MASK|
  403. CLK_PWRMGT_CNTL__DYN_STOP_MODE_MASK);
  404. tmp |= CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE_MASK |
  405. (0x01 << CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT__SHIFT);
  406. OUTPLL( pllCLK_PWRMGT_CNTL, tmp);
  407. radeon_msleep(15);
  408. tmp = INPLL(pllCLK_PIN_CNTL);
  409. tmp |= CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  410. OUTPLL(pllCLK_PIN_CNTL, tmp);
  411. radeon_msleep(15);
  412. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  413. * to lockup randomly, leave them as set by BIOS.
  414. */
  415. tmp = INPLL(pllSCLK_CNTL);
  416. tmp &= ~SCLK_CNTL__FORCEON_MASK;
  417. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300*/
  418. if ((rinfo->family == CHIP_FAMILY_RV250 &&
  419. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) ||
  420. ((rinfo->family == CHIP_FAMILY_RV100) &&
  421. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) <= CFG_ATI_REV_A13))) {
  422. tmp |= SCLK_CNTL__FORCE_CP;
  423. tmp |= SCLK_CNTL__FORCE_VIP;
  424. }
  425. OUTPLL(pllSCLK_CNTL, tmp);
  426. radeon_msleep(15);
  427. if ((rinfo->family == CHIP_FAMILY_RV200) ||
  428. (rinfo->family == CHIP_FAMILY_RV250) ||
  429. (rinfo->family == CHIP_FAMILY_RV280)) {
  430. tmp = INPLL(pllSCLK_MORE_CNTL);
  431. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  432. /* RV200::A11 A12 RV250::A11 A12 */
  433. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  434. (rinfo->family == CHIP_FAMILY_RV250)) &&
  435. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13))
  436. tmp |= SCLK_MORE_CNTL__FORCEON;
  437. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  438. radeon_msleep(15);
  439. }
  440. /* RV200::A11 A12, RV250::A11 A12 */
  441. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  442. (rinfo->family == CHIP_FAMILY_RV250)) &&
  443. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) {
  444. tmp = INPLL(pllPLL_PWRMGT_CNTL);
  445. tmp |= PLL_PWRMGT_CNTL__TCL_BYPASS_DISABLE;
  446. OUTPLL(pllPLL_PWRMGT_CNTL, tmp);
  447. radeon_msleep(15);
  448. }
  449. tmp = INPLL(pllPIXCLKS_CNTL);
  450. tmp |= PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  451. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb|
  452. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  453. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb|
  454. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb|
  455. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  456. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb;
  457. OUTPLL(pllPIXCLKS_CNTL, tmp);
  458. radeon_msleep(15);
  459. tmp = INPLL(pllVCLK_ECP_CNTL);
  460. tmp |= VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  461. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb;
  462. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  463. /* X doesn't do that ... hrm, we do on mobility && Macs */
  464. #ifdef CONFIG_PPC_OF
  465. if (rinfo->is_mobility) {
  466. tmp = INPLL(pllMCLK_CNTL);
  467. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  468. MCLK_CNTL__FORCE_MCLKB |
  469. MCLK_CNTL__FORCE_YCLKA |
  470. MCLK_CNTL__FORCE_YCLKB);
  471. OUTPLL(pllMCLK_CNTL, tmp);
  472. radeon_msleep(15);
  473. tmp = INPLL(pllMCLK_MISC);
  474. tmp |= MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  475. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  476. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  477. MCLK_MISC__IO_MCLK_DYN_ENABLE;
  478. OUTPLL(pllMCLK_MISC, tmp);
  479. radeon_msleep(15);
  480. }
  481. #endif /* CONFIG_PPC_OF */
  482. }
  483. #ifdef CONFIG_PM
  484. static void OUTMC( struct radeonfb_info *rinfo, u8 indx, u32 value)
  485. {
  486. OUTREG( MC_IND_INDEX, indx | MC_IND_INDEX__MC_IND_WR_EN);
  487. OUTREG( MC_IND_DATA, value);
  488. }
  489. static u32 INMC(struct radeonfb_info *rinfo, u8 indx)
  490. {
  491. OUTREG( MC_IND_INDEX, indx);
  492. return INREG( MC_IND_DATA);
  493. }
  494. static void radeon_pm_save_regs(struct radeonfb_info *rinfo, int saving_for_d3)
  495. {
  496. rinfo->save_regs[0] = INPLL(PLL_PWRMGT_CNTL);
  497. rinfo->save_regs[1] = INPLL(CLK_PWRMGT_CNTL);
  498. rinfo->save_regs[2] = INPLL(MCLK_CNTL);
  499. rinfo->save_regs[3] = INPLL(SCLK_CNTL);
  500. rinfo->save_regs[4] = INPLL(CLK_PIN_CNTL);
  501. rinfo->save_regs[5] = INPLL(VCLK_ECP_CNTL);
  502. rinfo->save_regs[6] = INPLL(PIXCLKS_CNTL);
  503. rinfo->save_regs[7] = INPLL(MCLK_MISC);
  504. rinfo->save_regs[8] = INPLL(P2PLL_CNTL);
  505. rinfo->save_regs[9] = INREG(DISP_MISC_CNTL);
  506. rinfo->save_regs[10] = INREG(DISP_PWR_MAN);
  507. rinfo->save_regs[11] = INREG(LVDS_GEN_CNTL);
  508. rinfo->save_regs[13] = INREG(TV_DAC_CNTL);
  509. rinfo->save_regs[14] = INREG(BUS_CNTL1);
  510. rinfo->save_regs[15] = INREG(CRTC_OFFSET_CNTL);
  511. rinfo->save_regs[16] = INREG(AGP_CNTL);
  512. rinfo->save_regs[17] = (INREG(CRTC_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  513. rinfo->save_regs[18] = (INREG(CRTC2_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  514. rinfo->save_regs[19] = INREG(GPIOPAD_A);
  515. rinfo->save_regs[20] = INREG(GPIOPAD_EN);
  516. rinfo->save_regs[21] = INREG(GPIOPAD_MASK);
  517. rinfo->save_regs[22] = INREG(ZV_LCDPAD_A);
  518. rinfo->save_regs[23] = INREG(ZV_LCDPAD_EN);
  519. rinfo->save_regs[24] = INREG(ZV_LCDPAD_MASK);
  520. rinfo->save_regs[25] = INREG(GPIO_VGA_DDC);
  521. rinfo->save_regs[26] = INREG(GPIO_DVI_DDC);
  522. rinfo->save_regs[27] = INREG(GPIO_MONID);
  523. rinfo->save_regs[28] = INREG(GPIO_CRT2_DDC);
  524. rinfo->save_regs[29] = INREG(SURFACE_CNTL);
  525. rinfo->save_regs[30] = INREG(MC_FB_LOCATION);
  526. rinfo->save_regs[31] = INREG(DISPLAY_BASE_ADDR);
  527. rinfo->save_regs[32] = INREG(MC_AGP_LOCATION);
  528. rinfo->save_regs[33] = INREG(CRTC2_DISPLAY_BASE_ADDR);
  529. rinfo->save_regs[34] = INPLL(SCLK_MORE_CNTL);
  530. rinfo->save_regs[35] = INREG(MEM_SDRAM_MODE_REG);
  531. rinfo->save_regs[36] = INREG(BUS_CNTL);
  532. rinfo->save_regs[39] = INREG(RBBM_CNTL);
  533. rinfo->save_regs[40] = INREG(DAC_CNTL);
  534. rinfo->save_regs[41] = INREG(HOST_PATH_CNTL);
  535. rinfo->save_regs[37] = INREG(MPP_TB_CONFIG);
  536. rinfo->save_regs[38] = INREG(FCP_CNTL);
  537. if (rinfo->is_mobility) {
  538. rinfo->save_regs[12] = INREG(LVDS_PLL_CNTL);
  539. rinfo->save_regs[43] = INPLL(pllSSPLL_CNTL);
  540. rinfo->save_regs[44] = INPLL(pllSSPLL_REF_DIV);
  541. rinfo->save_regs[45] = INPLL(pllSSPLL_DIV_0);
  542. rinfo->save_regs[90] = INPLL(pllSS_INT_CNTL);
  543. rinfo->save_regs[91] = INPLL(pllSS_TST_CNTL);
  544. rinfo->save_regs[81] = INREG(LVDS_GEN_CNTL);
  545. }
  546. if (rinfo->family >= CHIP_FAMILY_RV200) {
  547. rinfo->save_regs[42] = INREG(MEM_REFRESH_CNTL);
  548. rinfo->save_regs[46] = INREG(MC_CNTL);
  549. rinfo->save_regs[47] = INREG(MC_INIT_GFX_LAT_TIMER);
  550. rinfo->save_regs[48] = INREG(MC_INIT_MISC_LAT_TIMER);
  551. rinfo->save_regs[49] = INREG(MC_TIMING_CNTL);
  552. rinfo->save_regs[50] = INREG(MC_READ_CNTL_AB);
  553. rinfo->save_regs[51] = INREG(MC_IOPAD_CNTL);
  554. rinfo->save_regs[52] = INREG(MC_CHIP_IO_OE_CNTL_AB);
  555. rinfo->save_regs[53] = INREG(MC_DEBUG);
  556. }
  557. rinfo->save_regs[54] = INREG(PAMAC0_DLY_CNTL);
  558. rinfo->save_regs[55] = INREG(PAMAC1_DLY_CNTL);
  559. rinfo->save_regs[56] = INREG(PAD_CTLR_MISC);
  560. rinfo->save_regs[57] = INREG(FW_CNTL);
  561. if (rinfo->family >= CHIP_FAMILY_R300) {
  562. rinfo->save_regs[58] = INMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER);
  563. rinfo->save_regs[59] = INMC(rinfo, ixR300_MC_IMP_CNTL);
  564. rinfo->save_regs[60] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0);
  565. rinfo->save_regs[61] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1);
  566. rinfo->save_regs[62] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0);
  567. rinfo->save_regs[63] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1);
  568. rinfo->save_regs[64] = INMC(rinfo, ixR300_MC_BIST_CNTL_3);
  569. rinfo->save_regs[65] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0);
  570. rinfo->save_regs[66] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1);
  571. rinfo->save_regs[67] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0);
  572. rinfo->save_regs[68] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1);
  573. rinfo->save_regs[69] = INMC(rinfo, ixR300_MC_DEBUG_CNTL);
  574. rinfo->save_regs[70] = INMC(rinfo, ixR300_MC_DLL_CNTL);
  575. rinfo->save_regs[71] = INMC(rinfo, ixR300_MC_IMP_CNTL_0);
  576. rinfo->save_regs[72] = INMC(rinfo, ixR300_MC_ELPIDA_CNTL);
  577. rinfo->save_regs[96] = INMC(rinfo, ixR300_MC_READ_CNTL_CD);
  578. } else {
  579. rinfo->save_regs[59] = INMC(rinfo, ixMC_IMP_CNTL);
  580. rinfo->save_regs[65] = INMC(rinfo, ixMC_CHP_IO_CNTL_A0);
  581. rinfo->save_regs[66] = INMC(rinfo, ixMC_CHP_IO_CNTL_A1);
  582. rinfo->save_regs[67] = INMC(rinfo, ixMC_CHP_IO_CNTL_B0);
  583. rinfo->save_regs[68] = INMC(rinfo, ixMC_CHP_IO_CNTL_B1);
  584. rinfo->save_regs[71] = INMC(rinfo, ixMC_IMP_CNTL_0);
  585. }
  586. rinfo->save_regs[73] = INPLL(pllMPLL_CNTL);
  587. rinfo->save_regs[74] = INPLL(pllSPLL_CNTL);
  588. rinfo->save_regs[75] = INPLL(pllMPLL_AUX_CNTL);
  589. rinfo->save_regs[76] = INPLL(pllSPLL_AUX_CNTL);
  590. rinfo->save_regs[77] = INPLL(pllM_SPLL_REF_FB_DIV);
  591. rinfo->save_regs[78] = INPLL(pllAGP_PLL_CNTL);
  592. rinfo->save_regs[79] = INREG(PAMAC2_DLY_CNTL);
  593. rinfo->save_regs[80] = INREG(OV0_BASE_ADDR);
  594. rinfo->save_regs[82] = INREG(FP_GEN_CNTL);
  595. rinfo->save_regs[83] = INREG(FP2_GEN_CNTL);
  596. rinfo->save_regs[84] = INREG(TMDS_CNTL);
  597. rinfo->save_regs[85] = INREG(TMDS_TRANSMITTER_CNTL);
  598. rinfo->save_regs[86] = INREG(DISP_OUTPUT_CNTL);
  599. rinfo->save_regs[87] = INREG(DISP_HW_DEBUG);
  600. rinfo->save_regs[88] = INREG(TV_MASTER_CNTL);
  601. rinfo->save_regs[89] = INPLL(pllP2PLL_REF_DIV);
  602. rinfo->save_regs[92] = INPLL(pllPPLL_DIV_0);
  603. rinfo->save_regs[93] = INPLL(pllPPLL_CNTL);
  604. rinfo->save_regs[94] = INREG(GRPH_BUFFER_CNTL);
  605. rinfo->save_regs[95] = INREG(GRPH2_BUFFER_CNTL);
  606. rinfo->save_regs[96] = INREG(HDP_DEBUG);
  607. rinfo->save_regs[97] = INPLL(pllMDLL_CKO);
  608. rinfo->save_regs[98] = INPLL(pllMDLL_RDCKA);
  609. rinfo->save_regs[99] = INPLL(pllMDLL_RDCKB);
  610. }
  611. static void radeon_pm_restore_regs(struct radeonfb_info *rinfo)
  612. {
  613. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8] & 0xFFFFFFFE); /* First */
  614. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  615. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  616. OUTPLL(MCLK_CNTL, rinfo->save_regs[2]);
  617. OUTPLL(SCLK_CNTL, rinfo->save_regs[3]);
  618. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  619. OUTPLL(VCLK_ECP_CNTL, rinfo->save_regs[5]);
  620. OUTPLL(PIXCLKS_CNTL, rinfo->save_regs[6]);
  621. OUTPLL(MCLK_MISC, rinfo->save_regs[7]);
  622. if (rinfo->family == CHIP_FAMILY_RV350)
  623. OUTPLL(SCLK_MORE_CNTL, rinfo->save_regs[34]);
  624. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  625. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  626. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  627. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  628. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  629. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  630. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  631. OUTREG(DISP_PWR_MAN, rinfo->save_regs[10]);
  632. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11]);
  633. OUTREG(LVDS_PLL_CNTL,rinfo->save_regs[12]);
  634. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13]);
  635. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  636. OUTREG(CRTC_OFFSET_CNTL, rinfo->save_regs[15]);
  637. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  638. OUTREG(CRTC_GEN_CNTL, rinfo->save_regs[17]);
  639. OUTREG(CRTC2_GEN_CNTL, rinfo->save_regs[18]);
  640. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8]);
  641. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  642. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  643. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  644. OUTREG(ZV_LCDPAD_A, rinfo->save_regs[22]);
  645. OUTREG(ZV_LCDPAD_EN, rinfo->save_regs[23]);
  646. OUTREG(ZV_LCDPAD_MASK, rinfo->save_regs[24]);
  647. OUTREG(GPIO_VGA_DDC, rinfo->save_regs[25]);
  648. OUTREG(GPIO_DVI_DDC, rinfo->save_regs[26]);
  649. OUTREG(GPIO_MONID, rinfo->save_regs[27]);
  650. OUTREG(GPIO_CRT2_DDC, rinfo->save_regs[28]);
  651. }
  652. static void radeon_pm_disable_iopad(struct radeonfb_info *rinfo)
  653. {
  654. OUTREG(GPIOPAD_MASK, 0x0001ffff);
  655. OUTREG(GPIOPAD_EN, 0x00000400);
  656. OUTREG(GPIOPAD_A, 0x00000000);
  657. OUTREG(ZV_LCDPAD_MASK, 0x00000000);
  658. OUTREG(ZV_LCDPAD_EN, 0x00000000);
  659. OUTREG(ZV_LCDPAD_A, 0x00000000);
  660. OUTREG(GPIO_VGA_DDC, 0x00030000);
  661. OUTREG(GPIO_DVI_DDC, 0x00000000);
  662. OUTREG(GPIO_MONID, 0x00030000);
  663. OUTREG(GPIO_CRT2_DDC, 0x00000000);
  664. }
  665. static void radeon_pm_program_v2clk(struct radeonfb_info *rinfo)
  666. {
  667. /* Set v2clk to 65MHz */
  668. if (rinfo->family <= CHIP_FAMILY_RV280) {
  669. OUTPLL(pllPIXCLKS_CNTL,
  670. __INPLL(rinfo, pllPIXCLKS_CNTL)
  671. & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK);
  672. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  673. OUTPLL(pllP2PLL_CNTL, 0x0000bf00);
  674. } else {
  675. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  676. INPLL(pllP2PLL_REF_DIV);
  677. OUTPLL(pllP2PLL_CNTL, 0x0000a700);
  678. }
  679. OUTPLL(pllP2PLL_DIV_0, 0x00020074 | P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_W);
  680. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_SLEEP);
  681. mdelay(1);
  682. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_RESET);
  683. mdelay( 1);
  684. OUTPLL(pllPIXCLKS_CNTL,
  685. (INPLL(pllPIXCLKS_CNTL) & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK)
  686. | (0x03 << PIXCLKS_CNTL__PIX2CLK_SRC_SEL__SHIFT));
  687. mdelay( 1);
  688. }
  689. static void radeon_pm_low_current(struct radeonfb_info *rinfo)
  690. {
  691. u32 reg;
  692. reg = INREG(BUS_CNTL1);
  693. if (rinfo->family <= CHIP_FAMILY_RV280) {
  694. reg &= ~BUS_CNTL1_MOBILE_PLATFORM_SEL_MASK;
  695. reg |= BUS_CNTL1_AGPCLK_VALID | (1<<BUS_CNTL1_MOBILE_PLATFORM_SEL_SHIFT);
  696. } else {
  697. reg |= 0x4080;
  698. }
  699. OUTREG(BUS_CNTL1, reg);
  700. reg = INPLL(PLL_PWRMGT_CNTL);
  701. reg |= PLL_PWRMGT_CNTL_SPLL_TURNOFF | PLL_PWRMGT_CNTL_PPLL_TURNOFF |
  702. PLL_PWRMGT_CNTL_P2PLL_TURNOFF | PLL_PWRMGT_CNTL_TVPLL_TURNOFF;
  703. reg &= ~PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  704. reg &= ~PLL_PWRMGT_CNTL_MOBILE_SU;
  705. OUTPLL(PLL_PWRMGT_CNTL, reg);
  706. reg = INREG(TV_DAC_CNTL);
  707. reg &= ~(TV_DAC_CNTL_BGADJ_MASK |TV_DAC_CNTL_DACADJ_MASK);
  708. reg |=TV_DAC_CNTL_BGSLEEP | TV_DAC_CNTL_RDACPD | TV_DAC_CNTL_GDACPD |
  709. TV_DAC_CNTL_BDACPD |
  710. (8<<TV_DAC_CNTL_BGADJ__SHIFT) | (8<<TV_DAC_CNTL_DACADJ__SHIFT);
  711. OUTREG(TV_DAC_CNTL, reg);
  712. reg = INREG(TMDS_TRANSMITTER_CNTL);
  713. reg &= ~(TMDS_PLL_EN | TMDS_PLLRST);
  714. OUTREG(TMDS_TRANSMITTER_CNTL, reg);
  715. reg = INREG(DAC_CNTL);
  716. reg &= ~DAC_CMP_EN;
  717. OUTREG(DAC_CNTL, reg);
  718. reg = INREG(DAC_CNTL2);
  719. reg &= ~DAC2_CMP_EN;
  720. OUTREG(DAC_CNTL2, reg);
  721. reg = INREG(TV_DAC_CNTL);
  722. reg &= ~TV_DAC_CNTL_DETECT;
  723. OUTREG(TV_DAC_CNTL, reg);
  724. }
  725. static void radeon_pm_setup_for_suspend(struct radeonfb_info *rinfo)
  726. {
  727. u32 sclk_cntl, mclk_cntl, sclk_more_cntl;
  728. u32 pll_pwrmgt_cntl;
  729. u32 clk_pwrmgt_cntl;
  730. u32 clk_pin_cntl;
  731. u32 vclk_ecp_cntl;
  732. u32 pixclks_cntl;
  733. u32 disp_mis_cntl;
  734. u32 disp_pwr_man;
  735. u32 tmp;
  736. /* Force Core Clocks */
  737. sclk_cntl = INPLL( pllSCLK_CNTL);
  738. sclk_cntl |= SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  739. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT|
  740. SCLK_CNTL__RE_MAX_DYN_STOP_LAT|
  741. SCLK_CNTL__PB_MAX_DYN_STOP_LAT|
  742. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT|
  743. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT|
  744. SCLK_CNTL__RB_MAX_DYN_STOP_LAT|
  745. SCLK_CNTL__FORCE_DISP2|
  746. SCLK_CNTL__FORCE_CP|
  747. SCLK_CNTL__FORCE_HDP|
  748. SCLK_CNTL__FORCE_DISP1|
  749. SCLK_CNTL__FORCE_TOP|
  750. SCLK_CNTL__FORCE_E2|
  751. SCLK_CNTL__FORCE_SE|
  752. SCLK_CNTL__FORCE_IDCT|
  753. SCLK_CNTL__FORCE_VIP|
  754. SCLK_CNTL__FORCE_PB|
  755. SCLK_CNTL__FORCE_TAM|
  756. SCLK_CNTL__FORCE_TDM|
  757. SCLK_CNTL__FORCE_RB|
  758. SCLK_CNTL__FORCE_TV_SCLK|
  759. SCLK_CNTL__FORCE_SUBPIC|
  760. SCLK_CNTL__FORCE_OV0;
  761. if (rinfo->family <= CHIP_FAMILY_RV280)
  762. sclk_cntl |= SCLK_CNTL__FORCE_RE;
  763. else
  764. sclk_cntl |= SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  765. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  766. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  767. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  768. SCLK_CNTL__CP_MAX_DYN_STOP_LAT;
  769. OUTPLL( pllSCLK_CNTL, sclk_cntl);
  770. sclk_more_cntl = INPLL(pllSCLK_MORE_CNTL);
  771. sclk_more_cntl |= SCLK_MORE_CNTL__FORCE_DISPREGS |
  772. SCLK_MORE_CNTL__FORCE_MC_GUI |
  773. SCLK_MORE_CNTL__FORCE_MC_HOST;
  774. OUTPLL(pllSCLK_MORE_CNTL, sclk_more_cntl);
  775. mclk_cntl = INPLL( pllMCLK_CNTL);
  776. mclk_cntl &= ~( MCLK_CNTL__FORCE_MCLKA |
  777. MCLK_CNTL__FORCE_MCLKB |
  778. MCLK_CNTL__FORCE_YCLKA |
  779. MCLK_CNTL__FORCE_YCLKB |
  780. MCLK_CNTL__FORCE_MC
  781. );
  782. OUTPLL( pllMCLK_CNTL, mclk_cntl);
  783. /* Force Display clocks */
  784. vclk_ecp_cntl = INPLL( pllVCLK_ECP_CNTL);
  785. vclk_ecp_cntl &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb
  786. | VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  787. vclk_ecp_cntl |= VCLK_ECP_CNTL__ECP_FORCE_ON;
  788. OUTPLL( pllVCLK_ECP_CNTL, vclk_ecp_cntl);
  789. pixclks_cntl = INPLL( pllPIXCLKS_CNTL);
  790. pixclks_cntl &= ~( PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  791. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  792. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  793. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  794. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  795. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  796. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  797. OUTPLL( pllPIXCLKS_CNTL, pixclks_cntl);
  798. /* Switch off LVDS interface */
  799. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) &
  800. ~(LVDS_BLON | LVDS_EN | LVDS_ON | LVDS_DIGON));
  801. /* Enable System power management */
  802. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL);
  803. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__SPLL_TURNOFF |
  804. PLL_PWRMGT_CNTL__MPLL_TURNOFF|
  805. PLL_PWRMGT_CNTL__PPLL_TURNOFF|
  806. PLL_PWRMGT_CNTL__P2PLL_TURNOFF|
  807. PLL_PWRMGT_CNTL__TVPLL_TURNOFF;
  808. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  809. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  810. clk_pwrmgt_cntl &= ~( CLK_PWRMGT_CNTL__MPLL_PWRMGT_OFF|
  811. CLK_PWRMGT_CNTL__SPLL_PWRMGT_OFF|
  812. CLK_PWRMGT_CNTL__PPLL_PWRMGT_OFF|
  813. CLK_PWRMGT_CNTL__P2PLL_PWRMGT_OFF|
  814. CLK_PWRMGT_CNTL__MCLK_TURNOFF|
  815. CLK_PWRMGT_CNTL__SCLK_TURNOFF|
  816. CLK_PWRMGT_CNTL__PCLK_TURNOFF|
  817. CLK_PWRMGT_CNTL__P2CLK_TURNOFF|
  818. CLK_PWRMGT_CNTL__TVPLL_PWRMGT_OFF|
  819. CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN|
  820. CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE|
  821. CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  822. CLK_PWRMGT_CNTL__CG_NO1_DEBUG_MASK
  823. );
  824. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN
  825. | CLK_PWRMGT_CNTL__DISP_PM;
  826. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  827. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  828. clk_pin_cntl &= ~CLK_PIN_CNTL__ACCESS_REGS_IN_SUSPEND;
  829. /* because both INPLL and OUTPLL take the same lock, that's why. */
  830. tmp = INPLL( pllMCLK_MISC) | MCLK_MISC__EN_MCLK_TRISTATE_IN_SUSPEND;
  831. OUTPLL( pllMCLK_MISC, tmp);
  832. /* BUS_CNTL1__MOBILE_PLATORM_SEL setting is northbridge chipset
  833. * and radeon chip dependent. Thus we only enable it on Mac for
  834. * now (until we get more info on how to compute the correct
  835. * value for various X86 bridges).
  836. */
  837. #ifdef CONFIG_PPC_PMAC
  838. if (machine_is(powermac)) {
  839. /* AGP PLL control */
  840. if (rinfo->family <= CHIP_FAMILY_RV280) {
  841. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1) | BUS_CNTL1__AGPCLK_VALID);
  842. OUTREG(BUS_CNTL1,
  843. (INREG(BUS_CNTL1) & ~BUS_CNTL1__MOBILE_PLATFORM_SEL_MASK)
  844. | (2<<BUS_CNTL1__MOBILE_PLATFORM_SEL__SHIFT)); // 440BX
  845. } else {
  846. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1));
  847. OUTREG(BUS_CNTL1, (INREG(BUS_CNTL1) & ~0x4000) | 0x8000);
  848. }
  849. }
  850. #endif
  851. OUTREG(CRTC_OFFSET_CNTL, (INREG(CRTC_OFFSET_CNTL)
  852. & ~CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_OUT_EN));
  853. clk_pin_cntl &= ~CLK_PIN_CNTL__CG_CLK_TO_OUTPIN;
  854. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  855. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  856. /* Solano2M */
  857. OUTREG(AGP_CNTL,
  858. (INREG(AGP_CNTL) & ~(AGP_CNTL__MAX_IDLE_CLK_MASK))
  859. | (0x20<<AGP_CNTL__MAX_IDLE_CLK__SHIFT));
  860. /* ACPI mode */
  861. /* because both INPLL and OUTPLL take the same lock, that's why. */
  862. tmp = INPLL( pllPLL_PWRMGT_CNTL) & ~PLL_PWRMGT_CNTL__PM_MODE_SEL;
  863. OUTPLL( pllPLL_PWRMGT_CNTL, tmp);
  864. disp_mis_cntl = INREG(DISP_MISC_CNTL);
  865. disp_mis_cntl &= ~( DISP_MISC_CNTL__SOFT_RESET_GRPH_PP |
  866. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_PP |
  867. DISP_MISC_CNTL__SOFT_RESET_OV0_PP |
  868. DISP_MISC_CNTL__SOFT_RESET_GRPH_SCLK|
  869. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_SCLK|
  870. DISP_MISC_CNTL__SOFT_RESET_OV0_SCLK|
  871. DISP_MISC_CNTL__SOFT_RESET_GRPH2_PP|
  872. DISP_MISC_CNTL__SOFT_RESET_GRPH2_SCLK|
  873. DISP_MISC_CNTL__SOFT_RESET_LVDS|
  874. DISP_MISC_CNTL__SOFT_RESET_TMDS|
  875. DISP_MISC_CNTL__SOFT_RESET_DIG_TMDS|
  876. DISP_MISC_CNTL__SOFT_RESET_TV);
  877. OUTREG(DISP_MISC_CNTL, disp_mis_cntl);
  878. disp_pwr_man = INREG(DISP_PWR_MAN);
  879. disp_pwr_man &= ~( DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN |
  880. DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN |
  881. DISP_PWR_MAN__DISP_PWR_MAN_DPMS_MASK|
  882. DISP_PWR_MAN__DISP_D3_RST|
  883. DISP_PWR_MAN__DISP_D3_REG_RST
  884. );
  885. disp_pwr_man |= DISP_PWR_MAN__DISP_D3_GRPH_RST|
  886. DISP_PWR_MAN__DISP_D3_SUBPIC_RST|
  887. DISP_PWR_MAN__DISP_D3_OV0_RST|
  888. DISP_PWR_MAN__DISP_D1D2_GRPH_RST|
  889. DISP_PWR_MAN__DISP_D1D2_SUBPIC_RST|
  890. DISP_PWR_MAN__DISP_D1D2_OV0_RST|
  891. DISP_PWR_MAN__DIG_TMDS_ENABLE_RST|
  892. DISP_PWR_MAN__TV_ENABLE_RST|
  893. // DISP_PWR_MAN__AUTO_PWRUP_EN|
  894. 0;
  895. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  896. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  897. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL) ;
  898. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  899. disp_pwr_man = INREG(DISP_PWR_MAN);
  900. /* D2 */
  901. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__DISP_PM;
  902. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__MOBILE_SU | PLL_PWRMGT_CNTL__SU_SCLK_USE_BCLK;
  903. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  904. disp_pwr_man &= ~(DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN_MASK
  905. | DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN_MASK);
  906. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  907. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  908. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  909. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  910. /* disable display request & disable display */
  911. OUTREG( CRTC_GEN_CNTL, (INREG( CRTC_GEN_CNTL) & ~CRTC_GEN_CNTL__CRTC_EN)
  912. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  913. OUTREG( CRTC2_GEN_CNTL, (INREG( CRTC2_GEN_CNTL) & ~CRTC2_GEN_CNTL__CRTC2_EN)
  914. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  915. mdelay(17);
  916. }
  917. static void radeon_pm_yclk_mclk_sync(struct radeonfb_info *rinfo)
  918. {
  919. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  920. mc_chp_io_cntl_a1 = INMC( rinfo, ixMC_CHP_IO_CNTL_A1)
  921. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  922. mc_chp_io_cntl_b1 = INMC( rinfo, ixMC_CHP_IO_CNTL_B1)
  923. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  924. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1
  925. | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  926. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1
  927. | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  928. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  929. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  930. mdelay( 1);
  931. }
  932. static void radeon_pm_yclk_mclk_sync_m10(struct radeonfb_info *rinfo)
  933. {
  934. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  935. mc_chp_io_cntl_a1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1)
  936. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  937. mc_chp_io_cntl_b1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1)
  938. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  939. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1,
  940. mc_chp_io_cntl_a1 | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  941. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1,
  942. mc_chp_io_cntl_b1 | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  943. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  944. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  945. mdelay( 1);
  946. }
  947. static void radeon_pm_program_mode_reg(struct radeonfb_info *rinfo, u16 value,
  948. u8 delay_required)
  949. {
  950. u32 mem_sdram_mode;
  951. mem_sdram_mode = INREG( MEM_SDRAM_MODE_REG);
  952. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK;
  953. mem_sdram_mode |= (value<<MEM_SDRAM_MODE_REG__MEM_MODE_REG__SHIFT)
  954. | MEM_SDRAM_MODE_REG__MEM_CFG_TYPE;
  955. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  956. if (delay_required >= 2)
  957. mdelay(1);
  958. mem_sdram_mode |= MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  959. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  960. if (delay_required >= 2)
  961. mdelay(1);
  962. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  963. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  964. if (delay_required >= 2)
  965. mdelay(1);
  966. if (delay_required) {
  967. do {
  968. if (delay_required >= 2)
  969. mdelay(1);
  970. } while ((INREG(MC_STATUS)
  971. & (MC_STATUS__MEM_PWRUP_COMPL_A |
  972. MC_STATUS__MEM_PWRUP_COMPL_B)) == 0);
  973. }
  974. }
  975. static void radeon_pm_m10_program_mode_wait(struct radeonfb_info *rinfo)
  976. {
  977. int cnt;
  978. for (cnt = 0; cnt < 100; ++cnt) {
  979. mdelay(1);
  980. if (INREG(MC_STATUS) & (MC_STATUS__MEM_PWRUP_COMPL_A
  981. | MC_STATUS__MEM_PWRUP_COMPL_B))
  982. break;
  983. }
  984. }
  985. static void radeon_pm_enable_dll(struct radeonfb_info *rinfo)
  986. {
  987. #define DLL_RESET_DELAY 5
  988. #define DLL_SLEEP_DELAY 1
  989. u32 cko = INPLL(pllMDLL_CKO) | MDLL_CKO__MCKOA_SLEEP
  990. | MDLL_CKO__MCKOA_RESET;
  991. u32 cka = INPLL(pllMDLL_RDCKA) | MDLL_RDCKA__MRDCKA0_SLEEP
  992. | MDLL_RDCKA__MRDCKA1_SLEEP | MDLL_RDCKA__MRDCKA0_RESET
  993. | MDLL_RDCKA__MRDCKA1_RESET;
  994. u32 ckb = INPLL(pllMDLL_RDCKB) | MDLL_RDCKB__MRDCKB0_SLEEP
  995. | MDLL_RDCKB__MRDCKB1_SLEEP | MDLL_RDCKB__MRDCKB0_RESET
  996. | MDLL_RDCKB__MRDCKB1_RESET;
  997. /* Setting up the DLL range for write */
  998. OUTPLL(pllMDLL_CKO, cko);
  999. OUTPLL(pllMDLL_RDCKA, cka);
  1000. OUTPLL(pllMDLL_RDCKB, ckb);
  1001. mdelay(DLL_RESET_DELAY*2);
  1002. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  1003. OUTPLL(pllMDLL_CKO, cko);
  1004. mdelay(DLL_SLEEP_DELAY);
  1005. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  1006. OUTPLL(pllMDLL_CKO, cko);
  1007. mdelay(DLL_RESET_DELAY);
  1008. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  1009. OUTPLL(pllMDLL_RDCKA, cka);
  1010. mdelay(DLL_SLEEP_DELAY);
  1011. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  1012. OUTPLL(pllMDLL_RDCKA, cka);
  1013. mdelay(DLL_RESET_DELAY);
  1014. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  1015. OUTPLL(pllMDLL_RDCKB, ckb);
  1016. mdelay(DLL_SLEEP_DELAY);
  1017. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  1018. OUTPLL(pllMDLL_RDCKB, ckb);
  1019. mdelay(DLL_RESET_DELAY);
  1020. #undef DLL_RESET_DELAY
  1021. #undef DLL_SLEEP_DELAY
  1022. }
  1023. static void radeon_pm_enable_dll_m10(struct radeonfb_info *rinfo)
  1024. {
  1025. u32 dll_value;
  1026. u32 dll_sleep_mask = 0;
  1027. u32 dll_reset_mask = 0;
  1028. u32 mc;
  1029. #define DLL_RESET_DELAY 5
  1030. #define DLL_SLEEP_DELAY 1
  1031. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1032. mc = INREG(MC_CNTL);
  1033. /* Check which channels are enabled */
  1034. switch (mc & 0x3) {
  1035. case 1:
  1036. if (mc & 0x4)
  1037. break;
  1038. case 2:
  1039. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKB_SLEEP;
  1040. dll_reset_mask |= MDLL_R300_RDCK__MRDCKB_RESET;
  1041. case 0:
  1042. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKA_SLEEP;
  1043. dll_reset_mask |= MDLL_R300_RDCK__MRDCKA_RESET;
  1044. }
  1045. switch (mc & 0x3) {
  1046. case 1:
  1047. if (!(mc & 0x4))
  1048. break;
  1049. case 2:
  1050. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKD_SLEEP;
  1051. dll_reset_mask |= MDLL_R300_RDCK__MRDCKD_RESET;
  1052. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKC_SLEEP;
  1053. dll_reset_mask |= MDLL_R300_RDCK__MRDCKC_RESET;
  1054. }
  1055. dll_value = INPLL(pllMDLL_RDCKA);
  1056. /* Power Up */
  1057. dll_value &= ~(dll_sleep_mask);
  1058. OUTPLL(pllMDLL_RDCKA, dll_value);
  1059. mdelay( DLL_SLEEP_DELAY);
  1060. dll_value &= ~(dll_reset_mask);
  1061. OUTPLL(pllMDLL_RDCKA, dll_value);
  1062. mdelay( DLL_RESET_DELAY);
  1063. #undef DLL_RESET_DELAY
  1064. #undef DLL_SLEEP_DELAY
  1065. }
  1066. static void radeon_pm_full_reset_sdram(struct radeonfb_info *rinfo)
  1067. {
  1068. u32 crtcGenCntl, crtcGenCntl2, memRefreshCntl, crtc_more_cntl,
  1069. fp_gen_cntl, fp2_gen_cntl;
  1070. crtcGenCntl = INREG( CRTC_GEN_CNTL);
  1071. crtcGenCntl2 = INREG( CRTC2_GEN_CNTL);
  1072. crtc_more_cntl = INREG( CRTC_MORE_CNTL);
  1073. fp_gen_cntl = INREG( FP_GEN_CNTL);
  1074. fp2_gen_cntl = INREG( FP2_GEN_CNTL);
  1075. OUTREG( CRTC_MORE_CNTL, 0);
  1076. OUTREG( FP_GEN_CNTL, 0);
  1077. OUTREG( FP2_GEN_CNTL,0);
  1078. OUTREG( CRTC_GEN_CNTL, (crtcGenCntl | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B) );
  1079. OUTREG( CRTC2_GEN_CNTL, (crtcGenCntl2 | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B) );
  1080. /* This is the code for the Aluminium PowerBooks M10 / iBooks M11 */
  1081. if (rinfo->family == CHIP_FAMILY_RV350) {
  1082. u32 sdram_mode_reg = rinfo->save_regs[35];
  1083. static const u32 default_mrtable[] =
  1084. { 0x21320032,
  1085. 0x21321000, 0xa1321000, 0x21321000, 0xffffffff,
  1086. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  1087. 0x21321002, 0xa1321002, 0x21321002, 0xffffffff,
  1088. 0x21320132, 0xa1320132, 0x21320132, 0xffffffff,
  1089. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  1090. 0x31320032 };
  1091. const u32 *mrtable = default_mrtable;
  1092. int i, mrtable_size = ARRAY_SIZE(default_mrtable);
  1093. mdelay(30);
  1094. /* Disable refresh */
  1095. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1096. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1097. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1098. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1099. /* Configure and enable M & SPLLs */
  1100. radeon_pm_enable_dll_m10(rinfo);
  1101. radeon_pm_yclk_mclk_sync_m10(rinfo);
  1102. #ifdef CONFIG_PPC_OF
  1103. if (rinfo->of_node != NULL) {
  1104. int size;
  1105. mrtable = of_get_property(rinfo->of_node, "ATY,MRT", &size);
  1106. if (mrtable)
  1107. mrtable_size = size >> 2;
  1108. else
  1109. mrtable = default_mrtable;
  1110. }
  1111. #endif /* CONFIG_PPC_OF */
  1112. /* Program the SDRAM */
  1113. sdram_mode_reg = mrtable[0];
  1114. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1115. for (i = 0; i < mrtable_size; i++) {
  1116. if (mrtable[i] == 0xffffffffu)
  1117. radeon_pm_m10_program_mode_wait(rinfo);
  1118. else {
  1119. sdram_mode_reg &= ~(MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK
  1120. | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE
  1121. | MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET);
  1122. sdram_mode_reg |= mrtable[i];
  1123. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1124. mdelay(1);
  1125. }
  1126. }
  1127. /* Restore memory refresh */
  1128. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl);
  1129. mdelay(30);
  1130. }
  1131. /* Here come the desktop RV200 "QW" card */
  1132. else if (!rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV200) {
  1133. /* Disable refresh */
  1134. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1135. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1136. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl
  1137. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1138. mdelay(30);
  1139. /* Reset memory */
  1140. OUTREG(MEM_SDRAM_MODE_REG,
  1141. INREG( MEM_SDRAM_MODE_REG) & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1142. radeon_pm_program_mode_reg(rinfo, 0x2002, 2);
  1143. radeon_pm_program_mode_reg(rinfo, 0x0132, 2);
  1144. radeon_pm_program_mode_reg(rinfo, 0x0032, 2);
  1145. OUTREG(MEM_SDRAM_MODE_REG,
  1146. INREG(MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1147. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1148. }
  1149. /* The M6 */
  1150. else if (rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV100) {
  1151. /* Disable refresh */
  1152. memRefreshCntl = INREG(EXT_MEM_CNTL) & ~(1 << 20);
  1153. OUTREG( EXT_MEM_CNTL, memRefreshCntl | (1 << 20));
  1154. /* Reset memory */
  1155. OUTREG( MEM_SDRAM_MODE_REG,
  1156. INREG( MEM_SDRAM_MODE_REG)
  1157. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1158. /* DLL */
  1159. radeon_pm_enable_dll(rinfo);
  1160. /* MLCK / YCLK sync */
  1161. radeon_pm_yclk_mclk_sync(rinfo);
  1162. /* Program Mode Register */
  1163. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1164. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1165. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1166. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1167. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1168. /* Complete & re-enable refresh */
  1169. OUTREG( MEM_SDRAM_MODE_REG,
  1170. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1171. OUTREG(EXT_MEM_CNTL, memRefreshCntl);
  1172. }
  1173. /* And finally, the M7..M9 models, including M9+ (RV280) */
  1174. else if (rinfo->is_mobility) {
  1175. /* Disable refresh */
  1176. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1177. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1178. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1179. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1180. /* Reset memory */
  1181. OUTREG( MEM_SDRAM_MODE_REG,
  1182. INREG( MEM_SDRAM_MODE_REG)
  1183. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1184. /* DLL */
  1185. radeon_pm_enable_dll(rinfo);
  1186. /* MLCK / YCLK sync */
  1187. radeon_pm_yclk_mclk_sync(rinfo);
  1188. /* M6, M7 and M9 so far ... */
  1189. if (rinfo->family <= CHIP_FAMILY_RV250) {
  1190. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1191. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1192. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1193. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1194. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1195. }
  1196. /* M9+ (iBook G4) */
  1197. else if (rinfo->family == CHIP_FAMILY_RV280) {
  1198. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1199. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1200. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1201. }
  1202. /* Complete & re-enable refresh */
  1203. OUTREG( MEM_SDRAM_MODE_REG,
  1204. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1205. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1206. }
  1207. OUTREG( CRTC_GEN_CNTL, crtcGenCntl);
  1208. OUTREG( CRTC2_GEN_CNTL, crtcGenCntl2);
  1209. OUTREG( FP_GEN_CNTL, fp_gen_cntl);
  1210. OUTREG( FP2_GEN_CNTL, fp2_gen_cntl);
  1211. OUTREG( CRTC_MORE_CNTL, crtc_more_cntl);
  1212. mdelay( 15);
  1213. }
  1214. static void radeon_pm_reset_pad_ctlr_strength(struct radeonfb_info *rinfo)
  1215. {
  1216. u32 tmp, tmp2;
  1217. int i,j;
  1218. /* Reset the PAD_CTLR_STRENGTH & wait for it to be stable */
  1219. INREG(PAD_CTLR_STRENGTH);
  1220. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~PAD_MANUAL_OVERRIDE);
  1221. tmp = INREG(PAD_CTLR_STRENGTH);
  1222. for (i = j = 0; i < 65; ++i) {
  1223. mdelay(1);
  1224. tmp2 = INREG(PAD_CTLR_STRENGTH);
  1225. if (tmp != tmp2) {
  1226. tmp = tmp2;
  1227. i = 0;
  1228. j++;
  1229. if (j > 10) {
  1230. printk(KERN_WARNING "radeon: PAD_CTLR_STRENGTH doesn't "
  1231. "stabilize !\n");
  1232. break;
  1233. }
  1234. }
  1235. }
  1236. }
  1237. static void radeon_pm_all_ppls_off(struct radeonfb_info *rinfo)
  1238. {
  1239. u32 tmp;
  1240. tmp = INPLL(pllPPLL_CNTL);
  1241. OUTPLL(pllPPLL_CNTL, tmp | 0x3);
  1242. tmp = INPLL(pllP2PLL_CNTL);
  1243. OUTPLL(pllP2PLL_CNTL, tmp | 0x3);
  1244. tmp = INPLL(pllSPLL_CNTL);
  1245. OUTPLL(pllSPLL_CNTL, tmp | 0x3);
  1246. tmp = INPLL(pllMPLL_CNTL);
  1247. OUTPLL(pllMPLL_CNTL, tmp | 0x3);
  1248. }
  1249. static void radeon_pm_start_mclk_sclk(struct radeonfb_info *rinfo)
  1250. {
  1251. u32 tmp;
  1252. /* Switch SPLL to PCI source */
  1253. tmp = INPLL(pllSCLK_CNTL);
  1254. OUTPLL(pllSCLK_CNTL, tmp & ~SCLK_CNTL__SCLK_SRC_SEL_MASK);
  1255. /* Reconfigure SPLL charge pump, VCO gain, duty cycle */
  1256. tmp = INPLL(pllSPLL_CNTL);
  1257. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1258. radeon_pll_errata_after_index(rinfo);
  1259. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1260. radeon_pll_errata_after_data(rinfo);
  1261. /* Set SPLL feedback divider */
  1262. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1263. tmp = (tmp & 0xff00fffful) | (rinfo->save_regs[77] & 0x00ff0000ul);
  1264. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1265. /* Power up SPLL */
  1266. tmp = INPLL(pllSPLL_CNTL);
  1267. OUTPLL(pllSPLL_CNTL, tmp & ~1);
  1268. (void)INPLL(pllSPLL_CNTL);
  1269. mdelay(10);
  1270. /* Release SPLL reset */
  1271. tmp = INPLL(pllSPLL_CNTL);
  1272. OUTPLL(pllSPLL_CNTL, tmp & ~0x2);
  1273. (void)INPLL(pllSPLL_CNTL);
  1274. mdelay(10);
  1275. /* Select SCLK source */
  1276. tmp = INPLL(pllSCLK_CNTL);
  1277. tmp &= ~SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1278. tmp |= rinfo->save_regs[3] & SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1279. OUTPLL(pllSCLK_CNTL, tmp);
  1280. (void)INPLL(pllSCLK_CNTL);
  1281. mdelay(10);
  1282. /* Reconfigure MPLL charge pump, VCO gain, duty cycle */
  1283. tmp = INPLL(pllMPLL_CNTL);
  1284. OUTREG8(CLOCK_CNTL_INDEX, pllMPLL_CNTL + PLL_WR_EN);
  1285. radeon_pll_errata_after_index(rinfo);
  1286. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1287. radeon_pll_errata_after_data(rinfo);
  1288. /* Set MPLL feedback divider */
  1289. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1290. tmp = (tmp & 0xffff00fful) | (rinfo->save_regs[77] & 0x0000ff00ul);
  1291. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1292. /* Power up MPLL */
  1293. tmp = INPLL(pllMPLL_CNTL);
  1294. OUTPLL(pllMPLL_CNTL, tmp & ~0x2);
  1295. (void)INPLL(pllMPLL_CNTL);
  1296. mdelay(10);
  1297. /* Un-reset MPLL */
  1298. tmp = INPLL(pllMPLL_CNTL);
  1299. OUTPLL(pllMPLL_CNTL, tmp & ~0x1);
  1300. (void)INPLL(pllMPLL_CNTL);
  1301. mdelay(10);
  1302. /* Select source for MCLK */
  1303. tmp = INPLL(pllMCLK_CNTL);
  1304. tmp |= rinfo->save_regs[2] & 0xffff;
  1305. OUTPLL(pllMCLK_CNTL, tmp);
  1306. (void)INPLL(pllMCLK_CNTL);
  1307. mdelay(10);
  1308. }
  1309. static void radeon_pm_m10_disable_spread_spectrum(struct radeonfb_info *rinfo)
  1310. {
  1311. u32 r2ec;
  1312. /* GACK ! I though we didn't have a DDA on Radeon's anymore
  1313. * here we rewrite with the same value, ... I suppose we clear
  1314. * some bits that are already clear ? Or maybe this 0x2ec
  1315. * register is something new ?
  1316. */
  1317. mdelay(20);
  1318. r2ec = INREG(VGA_DDA_ON_OFF);
  1319. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1320. mdelay(1);
  1321. /* Spread spectrum PLLL off */
  1322. OUTPLL(pllSSPLL_CNTL, 0xbf03);
  1323. /* Spread spectrum disabled */
  1324. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);
  1325. /* The trace shows read & rewrite of LVDS_PLL_CNTL here with same
  1326. * value, not sure what for...
  1327. */
  1328. r2ec |= 0x3f0;
  1329. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1330. mdelay(1);
  1331. }
  1332. static void radeon_pm_m10_enable_lvds_spread_spectrum(struct radeonfb_info *rinfo)
  1333. {
  1334. u32 r2ec, tmp;
  1335. /* GACK (bis) ! I though we didn't have a DDA on Radeon's anymore
  1336. * here we rewrite with the same value, ... I suppose we clear/set
  1337. * some bits that are already clear/set ?
  1338. */
  1339. r2ec = INREG(VGA_DDA_ON_OFF);
  1340. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1341. mdelay(1);
  1342. /* Enable spread spectrum */
  1343. OUTPLL(pllSSPLL_CNTL, rinfo->save_regs[43] | 3);
  1344. mdelay(3);
  1345. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44]);
  1346. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45]);
  1347. tmp = INPLL(pllSSPLL_CNTL);
  1348. OUTPLL(pllSSPLL_CNTL, tmp & ~0x2);
  1349. mdelay(6);
  1350. tmp = INPLL(pllSSPLL_CNTL);
  1351. OUTPLL(pllSSPLL_CNTL, tmp & ~0x1);
  1352. mdelay(5);
  1353. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90]);
  1354. r2ec |= 8;
  1355. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1356. mdelay(20);
  1357. /* Enable LVDS interface */
  1358. tmp = INREG(LVDS_GEN_CNTL);
  1359. OUTREG(LVDS_GEN_CNTL, tmp | LVDS_EN);
  1360. /* Enable LVDS_PLL */
  1361. tmp = INREG(LVDS_PLL_CNTL);
  1362. tmp &= ~0x30000;
  1363. tmp |= 0x10000;
  1364. OUTREG(LVDS_PLL_CNTL, tmp);
  1365. OUTPLL(pllSCLK_MORE_CNTL, rinfo->save_regs[34]);
  1366. OUTPLL(pllSS_TST_CNTL, rinfo->save_regs[91]);
  1367. /* The trace reads that one here, waiting for something to settle down ? */
  1368. INREG(RBBM_STATUS);
  1369. /* Ugh ? SS_TST_DEC is supposed to be a read register in the
  1370. * R300 register spec at least...
  1371. */
  1372. tmp = INPLL(pllSS_TST_CNTL);
  1373. tmp |= 0x00400000;
  1374. OUTPLL(pllSS_TST_CNTL, tmp);
  1375. }
  1376. static void radeon_pm_restore_pixel_pll(struct radeonfb_info *rinfo)
  1377. {
  1378. u32 tmp;
  1379. OUTREG8(CLOCK_CNTL_INDEX, pllHTOTAL_CNTL + PLL_WR_EN);
  1380. radeon_pll_errata_after_index(rinfo);
  1381. OUTREG8(CLOCK_CNTL_DATA, 0);
  1382. radeon_pll_errata_after_data(rinfo);
  1383. tmp = INPLL(pllVCLK_ECP_CNTL);
  1384. OUTPLL(pllVCLK_ECP_CNTL, tmp | 0x80);
  1385. mdelay(5);
  1386. tmp = INPLL(pllPPLL_REF_DIV);
  1387. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  1388. OUTPLL(pllPPLL_REF_DIV, tmp);
  1389. INPLL(pllPPLL_REF_DIV);
  1390. /* Reconfigure SPLL charge pump, VCO gain, duty cycle,
  1391. * probably useless since we already did it ...
  1392. */
  1393. tmp = INPLL(pllPPLL_CNTL);
  1394. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1395. radeon_pll_errata_after_index(rinfo);
  1396. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1397. radeon_pll_errata_after_data(rinfo);
  1398. /* Restore our "reference" PPLL divider set by firmware
  1399. * according to proper spread spectrum calculations
  1400. */
  1401. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1402. tmp = INPLL(pllPPLL_CNTL);
  1403. OUTPLL(pllPPLL_CNTL, tmp & ~0x2);
  1404. mdelay(5);
  1405. tmp = INPLL(pllPPLL_CNTL);
  1406. OUTPLL(pllPPLL_CNTL, tmp & ~0x1);
  1407. mdelay(5);
  1408. tmp = INPLL(pllVCLK_ECP_CNTL);
  1409. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1410. mdelay(5);
  1411. tmp = INPLL(pllVCLK_ECP_CNTL);
  1412. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1413. mdelay(5);
  1414. /* Switch pixel clock to firmware default div 0 */
  1415. OUTREG8(CLOCK_CNTL_INDEX+1, 0);
  1416. radeon_pll_errata_after_index(rinfo);
  1417. radeon_pll_errata_after_data(rinfo);
  1418. }
  1419. static void radeon_pm_m10_reconfigure_mc(struct radeonfb_info *rinfo)
  1420. {
  1421. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1422. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1423. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1424. OUTREG(MEM_SDRAM_MODE_REG,
  1425. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1426. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1427. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1428. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1429. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1430. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1431. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1432. OUTMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER, rinfo->save_regs[58]);
  1433. OUTMC(rinfo, ixR300_MC_IMP_CNTL, rinfo->save_regs[59]);
  1434. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0, rinfo->save_regs[60]);
  1435. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1, rinfo->save_regs[61]);
  1436. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0, rinfo->save_regs[62]);
  1437. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1, rinfo->save_regs[63]);
  1438. OUTMC(rinfo, ixR300_MC_BIST_CNTL_3, rinfo->save_regs[64]);
  1439. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0, rinfo->save_regs[65]);
  1440. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1, rinfo->save_regs[66]);
  1441. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0, rinfo->save_regs[67]);
  1442. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1, rinfo->save_regs[68]);
  1443. OUTMC(rinfo, ixR300_MC_DEBUG_CNTL, rinfo->save_regs[69]);
  1444. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1445. OUTMC(rinfo, ixR300_MC_IMP_CNTL_0, rinfo->save_regs[71]);
  1446. OUTMC(rinfo, ixR300_MC_ELPIDA_CNTL, rinfo->save_regs[72]);
  1447. OUTMC(rinfo, ixR300_MC_READ_CNTL_CD, rinfo->save_regs[96]);
  1448. OUTREG(MC_IND_INDEX, 0);
  1449. }
  1450. static void radeon_reinitialize_M10(struct radeonfb_info *rinfo)
  1451. {
  1452. u32 tmp, i;
  1453. /* Restore a bunch of registers first */
  1454. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1455. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1456. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1457. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1458. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1459. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  1460. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1461. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1462. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1463. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1464. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1465. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1466. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1467. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1468. /* Hrm... */
  1469. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1470. /* Reset the PAD CTLR */
  1471. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1472. /* Some PLLs are Read & written identically in the trace here...
  1473. * I suppose it's actually to switch them all off & reset,
  1474. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1475. */
  1476. radeon_pm_all_ppls_off(rinfo);
  1477. /* Clear tiling, reset swappers */
  1478. INREG(SURFACE_CNTL);
  1479. OUTREG(SURFACE_CNTL, 0);
  1480. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1481. * rather than hard coding...
  1482. */
  1483. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1484. tmp |= 8 << TV_DAC_CNTL_BGADJ__SHIFT;
  1485. OUTREG(TV_DAC_CNTL, tmp);
  1486. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1487. tmp |= 7 << TV_DAC_CNTL_DACADJ__SHIFT;
  1488. OUTREG(TV_DAC_CNTL, tmp);
  1489. /* More registers restored */
  1490. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1491. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1492. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1493. /* Hrmmm ... What is that ? */
  1494. tmp = rinfo->save_regs[1]
  1495. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1496. CLK_PWRMGT_CNTL__MC_BUSY);
  1497. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1498. OUTREG(PAD_CTLR_MISC, rinfo->save_regs[56]);
  1499. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1500. OUTREG(HDP_DEBUG, rinfo->save_regs[96]);
  1501. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1502. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1503. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1504. /* Restore Memory Controller configuration */
  1505. radeon_pm_m10_reconfigure_mc(rinfo);
  1506. /* Make sure CRTC's dont touch memory */
  1507. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL)
  1508. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  1509. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL)
  1510. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  1511. mdelay(30);
  1512. /* Disable SDRAM refresh */
  1513. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1514. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1515. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1516. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1517. /* Switch MCLK, YCLK and SCLK PLLs to PCI source & force them ON */
  1518. tmp = rinfo->save_regs[2] & 0xff000000;
  1519. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1520. MCLK_CNTL__FORCE_MCLKB |
  1521. MCLK_CNTL__FORCE_YCLKA |
  1522. MCLK_CNTL__FORCE_YCLKB |
  1523. MCLK_CNTL__FORCE_MC;
  1524. OUTPLL(pllMCLK_CNTL, tmp);
  1525. /* Force all clocks on in SCLK */
  1526. tmp = INPLL(pllSCLK_CNTL);
  1527. tmp |= SCLK_CNTL__FORCE_DISP2|
  1528. SCLK_CNTL__FORCE_CP|
  1529. SCLK_CNTL__FORCE_HDP|
  1530. SCLK_CNTL__FORCE_DISP1|
  1531. SCLK_CNTL__FORCE_TOP|
  1532. SCLK_CNTL__FORCE_E2|
  1533. SCLK_CNTL__FORCE_SE|
  1534. SCLK_CNTL__FORCE_IDCT|
  1535. SCLK_CNTL__FORCE_VIP|
  1536. SCLK_CNTL__FORCE_PB|
  1537. SCLK_CNTL__FORCE_TAM|
  1538. SCLK_CNTL__FORCE_TDM|
  1539. SCLK_CNTL__FORCE_RB|
  1540. SCLK_CNTL__FORCE_TV_SCLK|
  1541. SCLK_CNTL__FORCE_SUBPIC|
  1542. SCLK_CNTL__FORCE_OV0;
  1543. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT |
  1544. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  1545. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  1546. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  1547. SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  1548. SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  1549. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT |
  1550. SCLK_CNTL__RE_MAX_DYN_STOP_LAT |
  1551. SCLK_CNTL__PB_MAX_DYN_STOP_LAT |
  1552. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT |
  1553. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT |
  1554. SCLK_CNTL__RB_MAX_DYN_STOP_LAT;
  1555. OUTPLL(pllSCLK_CNTL, tmp);
  1556. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1557. OUTPLL(pllPIXCLKS_CNTL, 0);
  1558. OUTPLL(pllMCLK_MISC,
  1559. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1560. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1561. mdelay(5);
  1562. /* Restore the M_SPLL_REF_FB_DIV, MPLL_AUX_CNTL and SPLL_AUX_CNTL values */
  1563. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1564. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1565. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1566. /* Now restore the major PLLs settings, keeping them off & reset though */
  1567. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1568. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1569. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1570. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1571. /* Restore MC DLL state and switch it off/reset too */
  1572. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1573. /* Switch MDLL off & reset */
  1574. OUTPLL(pllMDLL_RDCKA, rinfo->save_regs[98] | 0xff);
  1575. mdelay(5);
  1576. /* Setup some black magic bits in PLL_PWRMGT_CNTL. Hrm... we saved
  1577. * 0xa1100007... and MacOS writes 0xa1000007 ..
  1578. */
  1579. OUTPLL(pllPLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  1580. /* Restore more stuffs */
  1581. OUTPLL(pllHTOTAL_CNTL, 0);
  1582. OUTPLL(pllHTOTAL2_CNTL, 0);
  1583. /* More PLL initial configuration */
  1584. tmp = INPLL(pllSCLK_CNTL2); /* What for ? */
  1585. OUTPLL(pllSCLK_CNTL2, tmp);
  1586. tmp = INPLL(pllSCLK_MORE_CNTL);
  1587. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS | /* a guess */
  1588. SCLK_MORE_CNTL__FORCE_MC_GUI |
  1589. SCLK_MORE_CNTL__FORCE_MC_HOST;
  1590. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1591. /* Now we actually start MCLK and SCLK */
  1592. radeon_pm_start_mclk_sclk(rinfo);
  1593. /* Full reset sdrams, this also re-inits the MDLL */
  1594. radeon_pm_full_reset_sdram(rinfo);
  1595. /* Fill palettes */
  1596. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1597. for (i=0; i<256; i++)
  1598. OUTREG(PALETTE_30_DATA, 0x15555555);
  1599. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1600. udelay(20);
  1601. for (i=0; i<256; i++)
  1602. OUTREG(PALETTE_30_DATA, 0x15555555);
  1603. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1604. mdelay(3);
  1605. /* Restore TMDS */
  1606. OUTREG(FP_GEN_CNTL, rinfo->save_regs[82]);
  1607. OUTREG(FP2_GEN_CNTL, rinfo->save_regs[83]);
  1608. /* Set LVDS registers but keep interface & pll down */
  1609. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1610. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1611. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1612. OUTREG(DISP_OUTPUT_CNTL, rinfo->save_regs[86]);
  1613. /* Restore GPIOPAD state */
  1614. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1615. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1616. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1617. /* write some stuff to the framebuffer... */
  1618. for (i = 0; i < 0x8000; ++i)
  1619. writeb(0, rinfo->fb_base + i);
  1620. mdelay(40);
  1621. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1622. mdelay(40);
  1623. /* Restore a few more things */
  1624. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1625. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1626. /* Take care of spread spectrum & PPLLs now */
  1627. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1628. radeon_pm_restore_pixel_pll(rinfo);
  1629. /* GRRRR... I can't figure out the proper LVDS power sequence, and the
  1630. * code I have for blank/unblank doesn't quite work on some laptop models
  1631. * it seems ... Hrm. What I have here works most of the time ...
  1632. */
  1633. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1634. }
  1635. #ifdef CONFIG_PPC_OF
  1636. static void radeon_pm_m9p_reconfigure_mc(struct radeonfb_info *rinfo)
  1637. {
  1638. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1639. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1640. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1641. OUTREG(MEM_SDRAM_MODE_REG,
  1642. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1643. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1644. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1645. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1646. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1647. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1648. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1649. OUTMC(rinfo, ixMC_IMP_CNTL, rinfo->save_regs[59] /*0x00f460d6*/);
  1650. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, rinfo->save_regs[65] /*0xfecfa666*/);
  1651. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, rinfo->save_regs[66] /*0x141555ff*/);
  1652. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, rinfo->save_regs[67] /*0xfecfa666*/);
  1653. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, rinfo->save_regs[68] /*0x141555ff*/);
  1654. OUTMC(rinfo, ixMC_IMP_CNTL_0, rinfo->save_regs[71] /*0x00009249*/);
  1655. OUTREG(MC_IND_INDEX, 0);
  1656. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  1657. mdelay(20);
  1658. }
  1659. static void radeon_reinitialize_M9P(struct radeonfb_info *rinfo)
  1660. {
  1661. u32 tmp, i;
  1662. /* Restore a bunch of registers first */
  1663. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1664. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1665. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1666. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1667. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1668. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1669. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1670. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1671. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1672. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1673. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1674. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1675. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1676. /* Reset the PAD CTLR */
  1677. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1678. /* Some PLLs are Read & written identically in the trace here...
  1679. * I suppose it's actually to switch them all off & reset,
  1680. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1681. */
  1682. radeon_pm_all_ppls_off(rinfo);
  1683. /* Clear tiling, reset swappers */
  1684. INREG(SURFACE_CNTL);
  1685. OUTREG(SURFACE_CNTL, 0);
  1686. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1687. * rather than hard coding...
  1688. */
  1689. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1690. tmp |= 6 << TV_DAC_CNTL_BGADJ__SHIFT;
  1691. OUTREG(TV_DAC_CNTL, tmp);
  1692. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1693. tmp |= 6 << TV_DAC_CNTL_DACADJ__SHIFT;
  1694. OUTREG(TV_DAC_CNTL, tmp);
  1695. OUTPLL(pllAGP_PLL_CNTL, rinfo->save_regs[78]);
  1696. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1697. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1698. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1699. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1700. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]); /* MacOS sets that to 0 !!! */
  1701. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1702. tmp = rinfo->save_regs[1]
  1703. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1704. CLK_PWRMGT_CNTL__MC_BUSY);
  1705. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1706. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1707. /* Disable SDRAM refresh */
  1708. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1709. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1710. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1711. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1712. /* Force MCLK to be PCI sourced and forced ON */
  1713. tmp = rinfo->save_regs[2] & 0xff000000;
  1714. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1715. MCLK_CNTL__FORCE_MCLKB |
  1716. MCLK_CNTL__FORCE_YCLKA |
  1717. MCLK_CNTL__FORCE_YCLKB |
  1718. MCLK_CNTL__FORCE_MC |
  1719. MCLK_CNTL__FORCE_AIC;
  1720. OUTPLL(pllMCLK_CNTL, tmp);
  1721. /* Force SCLK to be PCI sourced with a bunch forced */
  1722. tmp = 0 |
  1723. SCLK_CNTL__FORCE_DISP2|
  1724. SCLK_CNTL__FORCE_CP|
  1725. SCLK_CNTL__FORCE_HDP|
  1726. SCLK_CNTL__FORCE_DISP1|
  1727. SCLK_CNTL__FORCE_TOP|
  1728. SCLK_CNTL__FORCE_E2|
  1729. SCLK_CNTL__FORCE_SE|
  1730. SCLK_CNTL__FORCE_IDCT|
  1731. SCLK_CNTL__FORCE_VIP|
  1732. SCLK_CNTL__FORCE_RE|
  1733. SCLK_CNTL__FORCE_PB|
  1734. SCLK_CNTL__FORCE_TAM|
  1735. SCLK_CNTL__FORCE_TDM|
  1736. SCLK_CNTL__FORCE_RB;
  1737. OUTPLL(pllSCLK_CNTL, tmp);
  1738. /* Clear VCLK_ECP_CNTL & PIXCLKS_CNTL */
  1739. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1740. OUTPLL(pllPIXCLKS_CNTL, 0);
  1741. /* Setup MCLK_MISC, non dynamic mode */
  1742. OUTPLL(pllMCLK_MISC,
  1743. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1744. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1745. mdelay(5);
  1746. /* Set back the default clock dividers */
  1747. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1748. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1749. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1750. /* PPLL and P2PLL default values & off */
  1751. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1752. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1753. /* S and M PLLs are reset & off, configure them */
  1754. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1755. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1756. /* Default values for MDLL ... fixme */
  1757. OUTPLL(pllMDLL_CKO, 0x9c009c);
  1758. OUTPLL(pllMDLL_RDCKA, 0x08830883);
  1759. OUTPLL(pllMDLL_RDCKB, 0x08830883);
  1760. mdelay(5);
  1761. /* Restore PLL_PWRMGT_CNTL */ // XXXX
  1762. tmp = rinfo->save_regs[0];
  1763. tmp &= ~PLL_PWRMGT_CNTL_SU_SCLK_USE_BCLK;
  1764. tmp |= PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  1765. OUTPLL(PLL_PWRMGT_CNTL, tmp);
  1766. /* Clear HTOTAL_CNTL & HTOTAL2_CNTL */
  1767. OUTPLL(pllHTOTAL_CNTL, 0);
  1768. OUTPLL(pllHTOTAL2_CNTL, 0);
  1769. /* All outputs off */
  1770. OUTREG(CRTC_GEN_CNTL, 0x04000000);
  1771. OUTREG(CRTC2_GEN_CNTL, 0x04000000);
  1772. OUTREG(FP_GEN_CNTL, 0x00004008);
  1773. OUTREG(FP2_GEN_CNTL, 0x00000008);
  1774. OUTREG(LVDS_GEN_CNTL, 0x08000008);
  1775. /* Restore Memory Controller configuration */
  1776. radeon_pm_m9p_reconfigure_mc(rinfo);
  1777. /* Now we actually start MCLK and SCLK */
  1778. radeon_pm_start_mclk_sclk(rinfo);
  1779. /* Full reset sdrams, this also re-inits the MDLL */
  1780. radeon_pm_full_reset_sdram(rinfo);
  1781. /* Fill palettes */
  1782. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1783. for (i=0; i<256; i++)
  1784. OUTREG(PALETTE_30_DATA, 0x15555555);
  1785. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1786. udelay(20);
  1787. for (i=0; i<256; i++)
  1788. OUTREG(PALETTE_30_DATA, 0x15555555);
  1789. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1790. mdelay(3);
  1791. /* Restore TV stuff, make sure TV DAC is down */
  1792. OUTREG(TV_MASTER_CNTL, rinfo->save_regs[88]);
  1793. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13] | 0x07000000);
  1794. /* Restore GPIOS. MacOS does some magic here with one of the GPIO bits,
  1795. * possibly related to the weird PLL related workarounds and to the
  1796. * fact that CLK_PIN_CNTL is tweaked in ways I don't fully understand,
  1797. * but we keep things the simple way here
  1798. */
  1799. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1800. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1801. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1802. /* Now do things with SCLK_MORE_CNTL. Force bits are already set, copy
  1803. * high bits from backup
  1804. */
  1805. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1806. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1807. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1808. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1809. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1810. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1811. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1812. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1813. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1814. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1815. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_BLON);
  1816. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1817. mdelay(20);
  1818. /* write some stuff to the framebuffer... */
  1819. for (i = 0; i < 0x8000; ++i)
  1820. writeb(0, rinfo->fb_base + i);
  1821. OUTREG(0x2ec, 0x6332a020);
  1822. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44] /*0x3f */);
  1823. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45] /*0x000081bb */);
  1824. tmp = INPLL(pllSSPLL_CNTL);
  1825. tmp &= ~2;
  1826. OUTPLL(pllSSPLL_CNTL, tmp);
  1827. mdelay(6);
  1828. tmp &= ~1;
  1829. OUTPLL(pllSSPLL_CNTL, tmp);
  1830. mdelay(5);
  1831. tmp |= 3;
  1832. OUTPLL(pllSSPLL_CNTL, tmp);
  1833. mdelay(5);
  1834. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);/*0x0020300c*/
  1835. OUTREG(0x2ec, 0x6332a3f0);
  1836. mdelay(17);
  1837. OUTPLL(pllPPLL_REF_DIV, rinfo->pll.ref_div);
  1838. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1839. mdelay(40);
  1840. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1841. mdelay(40);
  1842. /* Restore a few more things */
  1843. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1844. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1845. /* Restore PPLL, spread spectrum & LVDS */
  1846. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1847. radeon_pm_restore_pixel_pll(rinfo);
  1848. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1849. }
  1850. #if 0 /* Not ready yet */
  1851. static void radeon_reinitialize_QW(struct radeonfb_info *rinfo)
  1852. {
  1853. int i;
  1854. u32 tmp, tmp2;
  1855. u32 cko, cka, ckb;
  1856. u32 cgc, cec, c2gc;
  1857. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1858. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1859. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1860. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1861. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1862. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1863. INREG(PAD_CTLR_STRENGTH);
  1864. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~0x10000);
  1865. for (i = 0; i < 65; ++i) {
  1866. mdelay(1);
  1867. INREG(PAD_CTLR_STRENGTH);
  1868. }
  1869. OUTREG(DISP_TEST_DEBUG_CNTL, INREG(DISP_TEST_DEBUG_CNTL) | 0x10000000);
  1870. OUTREG(OV0_FLAG_CNTRL, INREG(OV0_FLAG_CNTRL) | 0x100);
  1871. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL));
  1872. OUTREG(DAC_CNTL, 0xff00410a);
  1873. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL));
  1874. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x4000);
  1875. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1876. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1877. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1878. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1879. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, 0xf7bb4433);
  1880. OUTREG(MC_IND_INDEX, 0);
  1881. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, 0xf7bb4433);
  1882. OUTREG(MC_IND_INDEX, 0);
  1883. OUTREG(CRTC_MORE_CNTL, INREG(CRTC_MORE_CNTL));
  1884. tmp = INPLL(pllVCLK_ECP_CNTL);
  1885. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  1886. tmp = INPLL(pllPIXCLKS_CNTL);
  1887. OUTPLL(pllPIXCLKS_CNTL, tmp);
  1888. OUTPLL(MCLK_CNTL, 0xaa3f0000);
  1889. OUTPLL(SCLK_CNTL, 0xffff0000);
  1890. OUTPLL(pllMPLL_AUX_CNTL, 6);
  1891. OUTPLL(pllSPLL_AUX_CNTL, 1);
  1892. OUTPLL(MDLL_CKO, 0x9f009f);
  1893. OUTPLL(MDLL_RDCKA, 0x830083);
  1894. OUTPLL(pllMDLL_RDCKB, 0x830083);
  1895. OUTPLL(PPLL_CNTL, 0xa433);
  1896. OUTPLL(P2PLL_CNTL, 0xa433);
  1897. OUTPLL(MPLL_CNTL, 0x0400a403);
  1898. OUTPLL(SPLL_CNTL, 0x0400a433);
  1899. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1900. OUTPLL(M_SPLL_REF_FB_DIV, tmp);
  1901. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1902. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0xc);
  1903. INPLL(M_SPLL_REF_FB_DIV);
  1904. tmp = INPLL(MPLL_CNTL);
  1905. OUTREG8(CLOCK_CNTL_INDEX, MPLL_CNTL + PLL_WR_EN);
  1906. radeon_pll_errata_after_index(rinfo);
  1907. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1908. radeon_pll_errata_after_data(rinfo);
  1909. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1910. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x5900);
  1911. tmp = INPLL(MPLL_CNTL);
  1912. OUTPLL(MPLL_CNTL, tmp & ~0x2);
  1913. mdelay(1);
  1914. tmp = INPLL(MPLL_CNTL);
  1915. OUTPLL(MPLL_CNTL, tmp & ~0x1);
  1916. mdelay(10);
  1917. OUTPLL(MCLK_CNTL, 0xaa3f1212);
  1918. mdelay(1);
  1919. INPLL(M_SPLL_REF_FB_DIV);
  1920. INPLL(MCLK_CNTL);
  1921. INPLL(M_SPLL_REF_FB_DIV);
  1922. tmp = INPLL(SPLL_CNTL);
  1923. OUTREG8(CLOCK_CNTL_INDEX, SPLL_CNTL + PLL_WR_EN);
  1924. radeon_pll_errata_after_index(rinfo);
  1925. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1926. radeon_pll_errata_after_data(rinfo);
  1927. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1928. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x780000);
  1929. tmp = INPLL(SPLL_CNTL);
  1930. OUTPLL(SPLL_CNTL, tmp & ~0x1);
  1931. mdelay(1);
  1932. tmp = INPLL(SPLL_CNTL);
  1933. OUTPLL(SPLL_CNTL, tmp & ~0x2);
  1934. mdelay(10);
  1935. tmp = INPLL(SCLK_CNTL);
  1936. OUTPLL(SCLK_CNTL, tmp | 2);
  1937. mdelay(1);
  1938. cko = INPLL(pllMDLL_CKO);
  1939. cka = INPLL(pllMDLL_RDCKA);
  1940. ckb = INPLL(pllMDLL_RDCKB);
  1941. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  1942. OUTPLL(pllMDLL_CKO, cko);
  1943. mdelay(1);
  1944. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  1945. OUTPLL(pllMDLL_CKO, cko);
  1946. mdelay(5);
  1947. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  1948. OUTPLL(pllMDLL_RDCKA, cka);
  1949. mdelay(1);
  1950. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  1951. OUTPLL(pllMDLL_RDCKA, cka);
  1952. mdelay(5);
  1953. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  1954. OUTPLL(pllMDLL_RDCKB, ckb);
  1955. mdelay(1);
  1956. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  1957. OUTPLL(pllMDLL_RDCKB, ckb);
  1958. mdelay(5);
  1959. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x151550ff);
  1960. OUTREG(MC_IND_INDEX, 0);
  1961. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x151550ff);
  1962. OUTREG(MC_IND_INDEX, 0);
  1963. mdelay(1);
  1964. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x141550ff);
  1965. OUTREG(MC_IND_INDEX, 0);
  1966. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x141550ff);
  1967. OUTREG(MC_IND_INDEX, 0);
  1968. mdelay(1);
  1969. OUTPLL(pllHTOTAL_CNTL, 0);
  1970. OUTPLL(pllHTOTAL2_CNTL, 0);
  1971. OUTREG(MEM_CNTL, 0x29002901);
  1972. OUTREG(MEM_SDRAM_MODE_REG, 0x45320032); /* XXX use save_regs[35]? */
  1973. OUTREG(EXT_MEM_CNTL, 0x1a394333);
  1974. OUTREG(MEM_IO_CNTL_A1, 0x0aac0aac);
  1975. OUTREG(MEM_INIT_LATENCY_TIMER, 0x34444444);
  1976. OUTREG(MEM_REFRESH_CNTL, 0x1f1f7218); /* XXX or save_regs[42]? */
  1977. OUTREG(MC_DEBUG, 0);
  1978. OUTREG(MEM_IO_OE_CNTL, 0x04300430);
  1979. OUTMC(rinfo, ixMC_IMP_CNTL, 0x00f460d6);
  1980. OUTREG(MC_IND_INDEX, 0);
  1981. OUTMC(rinfo, ixMC_IMP_CNTL_0, 0x00009249);
  1982. OUTREG(MC_IND_INDEX, 0);
  1983. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  1984. radeon_pm_full_reset_sdram(rinfo);
  1985. INREG(FP_GEN_CNTL);
  1986. OUTREG(TMDS_CNTL, 0x01000000); /* XXX ? */
  1987. tmp = INREG(FP_GEN_CNTL);
  1988. tmp |= FP_CRTC_DONT_SHADOW_HEND | FP_CRTC_DONT_SHADOW_VPAR | 0x200;
  1989. OUTREG(FP_GEN_CNTL, tmp);
  1990. tmp = INREG(DISP_OUTPUT_CNTL);
  1991. tmp &= ~0x400;
  1992. OUTREG(DISP_OUTPUT_CNTL, tmp);
  1993. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  1994. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  1995. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  1996. tmp = INPLL(MCLK_MISC);
  1997. tmp |= MCLK_MISC__MC_MCLK_DYN_ENABLE | MCLK_MISC__IO_MCLK_DYN_ENABLE;
  1998. OUTPLL(MCLK_MISC, tmp);
  1999. tmp = INPLL(SCLK_CNTL);
  2000. OUTPLL(SCLK_CNTL, tmp);
  2001. OUTREG(CRTC_MORE_CNTL, 0);
  2002. OUTREG8(CRTC_GEN_CNTL+1, 6);
  2003. OUTREG8(CRTC_GEN_CNTL+3, 1);
  2004. OUTREG(CRTC_PITCH, 32);
  2005. tmp = INPLL(VCLK_ECP_CNTL);
  2006. OUTPLL(VCLK_ECP_CNTL, tmp);
  2007. tmp = INPLL(PPLL_CNTL);
  2008. OUTPLL(PPLL_CNTL, tmp);
  2009. /* palette stuff and BIOS_1_SCRATCH... */
  2010. tmp = INREG(FP_GEN_CNTL);
  2011. tmp2 = INREG(TMDS_TRANSMITTER_CNTL);
  2012. tmp |= 2;
  2013. OUTREG(FP_GEN_CNTL, tmp);
  2014. mdelay(5);
  2015. OUTREG(FP_GEN_CNTL, tmp);
  2016. mdelay(5);
  2017. OUTREG(TMDS_TRANSMITTER_CNTL, tmp2);
  2018. OUTREG(CRTC_MORE_CNTL, 0);
  2019. mdelay(20);
  2020. tmp = INREG(CRTC_MORE_CNTL);
  2021. OUTREG(CRTC_MORE_CNTL, tmp);
  2022. cgc = INREG(CRTC_GEN_CNTL);
  2023. cec = INREG(CRTC_EXT_CNTL);
  2024. c2gc = INREG(CRTC2_GEN_CNTL);
  2025. OUTREG(CRTC_H_SYNC_STRT_WID, 0x008e0580);
  2026. OUTREG(CRTC_H_TOTAL_DISP, 0x009f00d2);
  2027. OUTREG8(CLOCK_CNTL_INDEX, HTOTAL_CNTL + PLL_WR_EN);
  2028. radeon_pll_errata_after_index(rinfo);
  2029. OUTREG8(CLOCK_CNTL_DATA, 0);
  2030. radeon_pll_errata_after_data(rinfo);
  2031. OUTREG(CRTC_V_SYNC_STRT_WID, 0x00830403);
  2032. OUTREG(CRTC_V_TOTAL_DISP, 0x03ff0429);
  2033. OUTREG(FP_CRTC_H_TOTAL_DISP, 0x009f0033);
  2034. OUTREG(FP_H_SYNC_STRT_WID, 0x008e0080);
  2035. OUTREG(CRT_CRTC_H_SYNC_STRT_WID, 0x008e0080);
  2036. OUTREG(FP_CRTC_V_TOTAL_DISP, 0x03ff002a);
  2037. OUTREG(FP_V_SYNC_STRT_WID, 0x00830004);
  2038. OUTREG(CRT_CRTC_V_SYNC_STRT_WID, 0x00830004);
  2039. OUTREG(FP_HORZ_VERT_ACTIVE, 0x009f03ff);
  2040. OUTREG(FP_HORZ_STRETCH, 0);
  2041. OUTREG(FP_VERT_STRETCH, 0);
  2042. OUTREG(OVR_CLR, 0);
  2043. OUTREG(OVR_WID_LEFT_RIGHT, 0);
  2044. OUTREG(OVR_WID_TOP_BOTTOM, 0);
  2045. tmp = INPLL(PPLL_REF_DIV);
  2046. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  2047. OUTPLL(PPLL_REF_DIV, tmp);
  2048. INPLL(PPLL_REF_DIV);
  2049. OUTREG8(CLOCK_CNTL_INDEX, PPLL_CNTL + PLL_WR_EN);
  2050. radeon_pll_errata_after_index(rinfo);
  2051. OUTREG8(CLOCK_CNTL_DATA + 1, 0xbc);
  2052. radeon_pll_errata_after_data(rinfo);
  2053. tmp = INREG(CLOCK_CNTL_INDEX);
  2054. radeon_pll_errata_after_index(rinfo);
  2055. OUTREG(CLOCK_CNTL_INDEX, tmp & 0xff);
  2056. radeon_pll_errata_after_index(rinfo);
  2057. radeon_pll_errata_after_data(rinfo);
  2058. OUTPLL(PPLL_DIV_0, 0x48090);
  2059. tmp = INPLL(PPLL_CNTL);
  2060. OUTPLL(PPLL_CNTL, tmp & ~0x2);
  2061. mdelay(1);
  2062. tmp = INPLL(PPLL_CNTL);
  2063. OUTPLL(PPLL_CNTL, tmp & ~0x1);
  2064. mdelay(10);
  2065. tmp = INPLL(VCLK_ECP_CNTL);
  2066. OUTPLL(VCLK_ECP_CNTL, tmp | 3);
  2067. mdelay(1);
  2068. tmp = INPLL(VCLK_ECP_CNTL);
  2069. OUTPLL(VCLK_ECP_CNTL, tmp);
  2070. c2gc |= CRTC2_DISP_REQ_EN_B;
  2071. OUTREG(CRTC2_GEN_CNTL, c2gc);
  2072. cgc |= CRTC_EN;
  2073. OUTREG(CRTC_GEN_CNTL, cgc);
  2074. OUTREG(CRTC_EXT_CNTL, cec);
  2075. OUTREG(CRTC_PITCH, 0xa0);
  2076. OUTREG(CRTC_OFFSET, 0);
  2077. OUTREG(CRTC_OFFSET_CNTL, 0);
  2078. OUTREG(GRPH_BUFFER_CNTL, 0x20117c7c);
  2079. OUTREG(GRPH2_BUFFER_CNTL, 0x00205c5c);
  2080. tmp2 = INREG(FP_GEN_CNTL);
  2081. tmp = INREG(TMDS_TRANSMITTER_CNTL);
  2082. OUTREG(0x2a8, 0x0000061b);
  2083. tmp |= TMDS_PLL_EN;
  2084. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  2085. mdelay(1);
  2086. tmp &= ~TMDS_PLLRST;
  2087. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  2088. tmp2 &= ~2;
  2089. tmp2 |= FP_TMDS_EN;
  2090. OUTREG(FP_GEN_CNTL, tmp2);
  2091. mdelay(5);
  2092. tmp2 |= FP_FPON;
  2093. OUTREG(FP_GEN_CNTL, tmp2);
  2094. OUTREG(CUR_HORZ_VERT_OFF, CUR_LOCK | 1);
  2095. cgc = INREG(CRTC_GEN_CNTL);
  2096. OUTREG(CUR_HORZ_VERT_POSN, 0xbfff0fff);
  2097. cgc |= 0x10000;
  2098. OUTREG(CUR_OFFSET, 0);
  2099. }
  2100. #endif /* 0 */
  2101. #endif /* CONFIG_PPC_OF */
  2102. static void radeonfb_whack_power_state(struct radeonfb_info *rinfo, pci_power_t state)
  2103. {
  2104. u16 pwr_cmd;
  2105. for (;;) {
  2106. pci_read_config_word(rinfo->pdev,
  2107. rinfo->pm_reg+PCI_PM_CTRL,
  2108. &pwr_cmd);
  2109. if (pwr_cmd & 2)
  2110. break;
  2111. pwr_cmd = (pwr_cmd & ~PCI_PM_CTRL_STATE_MASK) | 2;
  2112. pci_write_config_word(rinfo->pdev,
  2113. rinfo->pm_reg+PCI_PM_CTRL,
  2114. pwr_cmd);
  2115. msleep(500);
  2116. }
  2117. rinfo->pdev->current_state = state;
  2118. }
  2119. static void radeon_set_suspend(struct radeonfb_info *rinfo, int suspend)
  2120. {
  2121. u32 tmp;
  2122. if (!rinfo->pm_reg)
  2123. return;
  2124. /* Set the chip into appropriate suspend mode (we use D2,
  2125. * D3 would require a compete re-initialization of the chip,
  2126. * including PCI config registers, clocks, AGP conf, ...)
  2127. */
  2128. if (suspend) {
  2129. printk(KERN_DEBUG "radeonfb (%s): switching to D2 state...\n",
  2130. pci_name(rinfo->pdev));
  2131. /* Disable dynamic power management of clocks for the
  2132. * duration of the suspend/resume process
  2133. */
  2134. radeon_pm_disable_dynamic_mode(rinfo);
  2135. /* Save some registers */
  2136. radeon_pm_save_regs(rinfo, 0);
  2137. /* Prepare mobility chips for suspend.
  2138. */
  2139. if (rinfo->is_mobility) {
  2140. /* Program V2CLK */
  2141. radeon_pm_program_v2clk(rinfo);
  2142. /* Disable IO PADs */
  2143. radeon_pm_disable_iopad(rinfo);
  2144. /* Set low current */
  2145. radeon_pm_low_current(rinfo);
  2146. /* Prepare chip for power management */
  2147. radeon_pm_setup_for_suspend(rinfo);
  2148. if (rinfo->family <= CHIP_FAMILY_RV280) {
  2149. /* Reset the MDLL */
  2150. /* because both INPLL and OUTPLL take the same
  2151. * lock, that's why. */
  2152. tmp = INPLL( pllMDLL_CKO) | MDLL_CKO__MCKOA_RESET
  2153. | MDLL_CKO__MCKOB_RESET;
  2154. OUTPLL( pllMDLL_CKO, tmp );
  2155. }
  2156. }
  2157. /* Switch PCI power management to D2. */
  2158. pci_disable_device(rinfo->pdev);
  2159. pci_save_state(rinfo->pdev);
  2160. /* The chip seems to need us to whack the PM register
  2161. * repeatedly until it sticks. We do that -prior- to
  2162. * calling pci_set_power_state()
  2163. */
  2164. radeonfb_whack_power_state(rinfo, PCI_D2);
  2165. __pci_complete_power_transition(rinfo->pdev, PCI_D2);
  2166. } else {
  2167. printk(KERN_DEBUG "radeonfb (%s): switching to D0 state...\n",
  2168. pci_name(rinfo->pdev));
  2169. if (rinfo->family <= CHIP_FAMILY_RV250) {
  2170. /* Reset the SDRAM controller */
  2171. radeon_pm_full_reset_sdram(rinfo);
  2172. /* Restore some registers */
  2173. radeon_pm_restore_regs(rinfo);
  2174. } else {
  2175. /* Restore registers first */
  2176. radeon_pm_restore_regs(rinfo);
  2177. /* init sdram controller */
  2178. radeon_pm_full_reset_sdram(rinfo);
  2179. }
  2180. }
  2181. }
  2182. int radeonfb_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
  2183. {
  2184. struct fb_info *info = pci_get_drvdata(pdev);
  2185. struct radeonfb_info *rinfo = info->par;
  2186. if (mesg.event == pdev->dev.power.power_state.event)
  2187. return 0;
  2188. printk(KERN_DEBUG "radeonfb (%s): suspending for event: %d...\n",
  2189. pci_name(pdev), mesg.event);
  2190. /* For suspend-to-disk, we cheat here. We don't suspend anything and
  2191. * let fbcon continue drawing until we are all set. That shouldn't
  2192. * really cause any problem at this point, provided that the wakeup
  2193. * code knows that any state in memory may not match the HW
  2194. */
  2195. switch (mesg.event) {
  2196. case PM_EVENT_FREEZE: /* about to take snapshot */
  2197. case PM_EVENT_PRETHAW: /* before restoring snapshot */
  2198. goto done;
  2199. }
  2200. console_lock();
  2201. fb_set_suspend(info, 1);
  2202. if (!(info->flags & FBINFO_HWACCEL_DISABLED)) {
  2203. /* Make sure engine is reset */
  2204. radeon_engine_idle();
  2205. radeonfb_engine_reset(rinfo);
  2206. radeon_engine_idle();
  2207. }
  2208. /* Blank display and LCD */
  2209. radeon_screen_blank(rinfo, FB_BLANK_POWERDOWN, 1);
  2210. /* Sleep */
  2211. rinfo->asleep = 1;
  2212. rinfo->lock_blank = 1;
  2213. del_timer_sync(&rinfo->lvds_timer);
  2214. #ifdef CONFIG_PPC_PMAC
  2215. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2216. * use them here. We'll ultimately need some generic support here,
  2217. * but the generic code isn't quite ready for that yet
  2218. */
  2219. pmac_suspend_agp_for_card(pdev);
  2220. #endif /* CONFIG_PPC_PMAC */
  2221. /* It's unclear whether or when the generic code will do that, so let's
  2222. * do it ourselves. We save state before we do any power management
  2223. */
  2224. pci_save_state(pdev);
  2225. /* If we support wakeup from poweroff, we save all regs we can including cfg
  2226. * space
  2227. */
  2228. if (rinfo->pm_mode & radeon_pm_off) {
  2229. /* Always disable dynamic clocks or weird things are happening when
  2230. * the chip goes off (basically the panel doesn't shut down properly
  2231. * and we crash on wakeup),
  2232. * also, we want the saved regs context to have no dynamic clocks in
  2233. * it, we'll restore the dynamic clocks state on wakeup
  2234. */
  2235. radeon_pm_disable_dynamic_mode(rinfo);
  2236. mdelay(50);
  2237. radeon_pm_save_regs(rinfo, 1);
  2238. if (rinfo->is_mobility && !(rinfo->pm_mode & radeon_pm_d2)) {
  2239. /* Switch off LVDS interface */
  2240. mdelay(1);
  2241. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_BL_MOD_EN));
  2242. mdelay(1);
  2243. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_EN | LVDS_ON));
  2244. OUTREG(LVDS_PLL_CNTL, (INREG(LVDS_PLL_CNTL) & ~30000) | 0x20000);
  2245. mdelay(20);
  2246. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_DIGON));
  2247. }
  2248. pci_disable_device(pdev);
  2249. }
  2250. /* If we support D2, we go to it (should be fixed later with a flag forcing
  2251. * D3 only for some laptops)
  2252. */
  2253. if (rinfo->pm_mode & radeon_pm_d2)
  2254. radeon_set_suspend(rinfo, 1);
  2255. console_unlock();
  2256. done:
  2257. pdev->dev.power.power_state = mesg;
  2258. return 0;
  2259. }
  2260. static int radeon_check_power_loss(struct radeonfb_info *rinfo)
  2261. {
  2262. return rinfo->save_regs[4] != INPLL(CLK_PIN_CNTL) ||
  2263. rinfo->save_regs[2] != INPLL(MCLK_CNTL) ||
  2264. rinfo->save_regs[3] != INPLL(SCLK_CNTL);
  2265. }
  2266. int radeonfb_pci_resume(struct pci_dev *pdev)
  2267. {
  2268. struct fb_info *info = pci_get_drvdata(pdev);
  2269. struct radeonfb_info *rinfo = info->par;
  2270. int rc = 0;
  2271. if (pdev->dev.power.power_state.event == PM_EVENT_ON)
  2272. return 0;
  2273. if (rinfo->no_schedule) {
  2274. if (!console_trylock())
  2275. return 0;
  2276. } else
  2277. console_lock();
  2278. printk(KERN_DEBUG "radeonfb (%s): resuming from state: %d...\n",
  2279. pci_name(pdev), pdev->dev.power.power_state.event);
  2280. /* PCI state will have been restored by the core, so
  2281. * we should be in D0 now with our config space fully
  2282. * restored
  2283. */
  2284. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  2285. /* Wakeup chip */
  2286. if ((rinfo->pm_mode & radeon_pm_off) && radeon_check_power_loss(rinfo)) {
  2287. if (rinfo->reinit_func != NULL)
  2288. rinfo->reinit_func(rinfo);
  2289. else {
  2290. printk(KERN_ERR "radeonfb (%s): can't resume radeon from"
  2291. " D3 cold, need softboot !", pci_name(pdev));
  2292. rc = -EIO;
  2293. goto bail;
  2294. }
  2295. }
  2296. /* If we support D2, try to resume... we should check what was our
  2297. * state though... (were we really in D2 state ?). Right now, this code
  2298. * is only enable on Macs so it's fine.
  2299. */
  2300. else if (rinfo->pm_mode & radeon_pm_d2)
  2301. radeon_set_suspend(rinfo, 0);
  2302. rinfo->asleep = 0;
  2303. } else
  2304. radeon_engine_idle();
  2305. /* Restore display & engine */
  2306. radeon_write_mode (rinfo, &rinfo->state, 1);
  2307. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  2308. radeonfb_engine_init (rinfo);
  2309. fb_pan_display(info, &info->var);
  2310. fb_set_cmap(&info->cmap, info);
  2311. /* Refresh */
  2312. fb_set_suspend(info, 0);
  2313. /* Unblank */
  2314. rinfo->lock_blank = 0;
  2315. radeon_screen_blank(rinfo, FB_BLANK_UNBLANK, 1);
  2316. #ifdef CONFIG_PPC_PMAC
  2317. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2318. * use them here. We'll ultimately need some generic support here,
  2319. * but the generic code isn't quite ready for that yet
  2320. */
  2321. pmac_resume_agp_for_card(pdev);
  2322. #endif /* CONFIG_PPC_PMAC */
  2323. /* Check status of dynclk */
  2324. if (rinfo->dynclk == 1)
  2325. radeon_pm_enable_dynamic_mode(rinfo);
  2326. else if (rinfo->dynclk == 0)
  2327. radeon_pm_disable_dynamic_mode(rinfo);
  2328. pdev->dev.power.power_state = PMSG_ON;
  2329. bail:
  2330. console_unlock();
  2331. return rc;
  2332. }
  2333. #ifdef CONFIG_PPC_OF__disabled
  2334. static void radeonfb_early_resume(void *data)
  2335. {
  2336. struct radeonfb_info *rinfo = data;
  2337. rinfo->no_schedule = 1;
  2338. pci_restore_state(rinfo->pdev);
  2339. radeonfb_pci_resume(rinfo->pdev);
  2340. rinfo->no_schedule = 0;
  2341. }
  2342. #endif /* CONFIG_PPC_OF */
  2343. #endif /* CONFIG_PM */
  2344. void radeonfb_pm_init(struct radeonfb_info *rinfo, int dynclk, int ignore_devlist, int force_sleep)
  2345. {
  2346. /* Find PM registers in config space if any*/
  2347. rinfo->pm_reg = pci_find_capability(rinfo->pdev, PCI_CAP_ID_PM);
  2348. /* Enable/Disable dynamic clocks: TODO add sysfs access */
  2349. if (rinfo->family == CHIP_FAMILY_RS480)
  2350. rinfo->dynclk = -1;
  2351. else
  2352. rinfo->dynclk = dynclk;
  2353. if (rinfo->dynclk == 1) {
  2354. radeon_pm_enable_dynamic_mode(rinfo);
  2355. printk("radeonfb: Dynamic Clock Power Management enabled\n");
  2356. } else if (rinfo->dynclk == 0) {
  2357. radeon_pm_disable_dynamic_mode(rinfo);
  2358. printk("radeonfb: Dynamic Clock Power Management disabled\n");
  2359. }
  2360. #if defined(CONFIG_PM)
  2361. #if defined(CONFIG_PPC_PMAC)
  2362. /* Check if we can power manage on suspend/resume. We can do
  2363. * D2 on M6, M7 and M9, and we can resume from D3 cold a few other
  2364. * "Mac" cards, but that's all. We need more infos about what the
  2365. * BIOS does tho. Right now, all this PM stuff is pmac-only for that
  2366. * reason. --BenH
  2367. */
  2368. if (machine_is(powermac) && rinfo->of_node) {
  2369. if (rinfo->is_mobility && rinfo->pm_reg &&
  2370. rinfo->family <= CHIP_FAMILY_RV250)
  2371. rinfo->pm_mode |= radeon_pm_d2;
  2372. /* We can restart Jasper (M10 chip in albooks), BlueStone (7500 chip
  2373. * in some desktop G4s), Via (M9+ chip on iBook G4) and
  2374. * Snowy (M11 chip on iBook G4 manufactured after July 2005)
  2375. */
  2376. if (!strcmp(rinfo->of_node->name, "ATY,JasperParent") ||
  2377. !strcmp(rinfo->of_node->name, "ATY,SnowyParent")) {
  2378. rinfo->reinit_func = radeon_reinitialize_M10;
  2379. rinfo->pm_mode |= radeon_pm_off;
  2380. }
  2381. #if 0 /* Not ready yet */
  2382. if (!strcmp(rinfo->of_node->name, "ATY,BlueStoneParent")) {
  2383. rinfo->reinit_func = radeon_reinitialize_QW;
  2384. rinfo->pm_mode |= radeon_pm_off;
  2385. }
  2386. #endif
  2387. if (!strcmp(rinfo->of_node->name, "ATY,ViaParent")) {
  2388. rinfo->reinit_func = radeon_reinitialize_M9P;
  2389. rinfo->pm_mode |= radeon_pm_off;
  2390. }
  2391. /* If any of the above is set, we assume the machine can sleep/resume.
  2392. * It's a bit of a "shortcut" but will work fine. Ideally, we need infos
  2393. * from the platform about what happens to the chip...
  2394. * Now we tell the platform about our capability
  2395. */
  2396. if (rinfo->pm_mode != radeon_pm_none) {
  2397. pmac_call_feature(PMAC_FTR_DEVICE_CAN_WAKE, rinfo->of_node, 0, 1);
  2398. #if 0 /* Disable the early video resume hack for now as it's causing problems, among
  2399. * others we now rely on the PCI core restoring the config space for us, which
  2400. * isn't the case with that hack, and that code path causes various things to
  2401. * be called with interrupts off while they shouldn't. I'm leaving the code in
  2402. * as it can be useful for debugging purposes
  2403. */
  2404. pmac_set_early_video_resume(radeonfb_early_resume, rinfo);
  2405. #endif
  2406. }
  2407. #if 0
  2408. /* Power down TV DAC, that saves a significant amount of power,
  2409. * we'll have something better once we actually have some TVOut
  2410. * support
  2411. */
  2412. OUTREG(TV_DAC_CNTL, INREG(TV_DAC_CNTL) | 0x07000000);
  2413. #endif
  2414. }
  2415. #endif /* defined(CONFIG_PPC_PMAC) */
  2416. #endif /* defined(CONFIG_PM) */
  2417. if (ignore_devlist)
  2418. printk(KERN_DEBUG
  2419. "radeonfb: skipping test for device workarounds\n");
  2420. else
  2421. radeon_apply_workarounds(rinfo);
  2422. if (force_sleep) {
  2423. printk(KERN_DEBUG
  2424. "radeonfb: forcefully enabling D2 sleep mode\n");
  2425. rinfo->pm_mode |= radeon_pm_d2;
  2426. }
  2427. }
  2428. void radeonfb_pm_exit(struct radeonfb_info *rinfo)
  2429. {
  2430. #if defined(CONFIG_PM) && defined(CONFIG_PPC_PMAC)
  2431. if (rinfo->pm_mode != radeon_pm_none)
  2432. pmac_set_early_video_resume(NULL, NULL);
  2433. #endif
  2434. }