ixp4xx_hss.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419
  1. /*
  2. * Intel IXP4xx HSS (synchronous serial port) driver for Linux
  3. *
  4. * Copyright (C) 2007-2008 Krzysztof Hałasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/module.h>
  12. #include <linux/bitops.h>
  13. #include <linux/cdev.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/dmapool.h>
  16. #include <linux/fs.h>
  17. #include <linux/hdlc.h>
  18. #include <linux/io.h>
  19. #include <linux/kernel.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/poll.h>
  22. #include <linux/slab.h>
  23. #include <mach/npe.h>
  24. #include <mach/qmgr.h>
  25. #define DEBUG_DESC 0
  26. #define DEBUG_RX 0
  27. #define DEBUG_TX 0
  28. #define DEBUG_PKT_BYTES 0
  29. #define DEBUG_CLOSE 0
  30. #define DRV_NAME "ixp4xx_hss"
  31. #define PKT_EXTRA_FLAGS 0 /* orig 1 */
  32. #define PKT_NUM_PIPES 1 /* 1, 2 or 4 */
  33. #define PKT_PIPE_FIFO_SIZEW 4 /* total 4 dwords per HSS */
  34. #define RX_DESCS 16 /* also length of all RX queues */
  35. #define TX_DESCS 16 /* also length of all TX queues */
  36. #define POOL_ALLOC_SIZE (sizeof(struct desc) * (RX_DESCS + TX_DESCS))
  37. #define RX_SIZE (HDLC_MAX_MRU + 4) /* NPE needs more space */
  38. #define MAX_CLOSE_WAIT 1000 /* microseconds */
  39. #define HSS_COUNT 2
  40. #define FRAME_SIZE 256 /* doesn't matter at this point */
  41. #define FRAME_OFFSET 0
  42. #define MAX_CHANNELS (FRAME_SIZE / 8)
  43. #define NAPI_WEIGHT 16
  44. /* Queue IDs */
  45. #define HSS0_CHL_RXTRIG_QUEUE 12 /* orig size = 32 dwords */
  46. #define HSS0_PKT_RX_QUEUE 13 /* orig size = 32 dwords */
  47. #define HSS0_PKT_TX0_QUEUE 14 /* orig size = 16 dwords */
  48. #define HSS0_PKT_TX1_QUEUE 15
  49. #define HSS0_PKT_TX2_QUEUE 16
  50. #define HSS0_PKT_TX3_QUEUE 17
  51. #define HSS0_PKT_RXFREE0_QUEUE 18 /* orig size = 16 dwords */
  52. #define HSS0_PKT_RXFREE1_QUEUE 19
  53. #define HSS0_PKT_RXFREE2_QUEUE 20
  54. #define HSS0_PKT_RXFREE3_QUEUE 21
  55. #define HSS0_PKT_TXDONE_QUEUE 22 /* orig size = 64 dwords */
  56. #define HSS1_CHL_RXTRIG_QUEUE 10
  57. #define HSS1_PKT_RX_QUEUE 0
  58. #define HSS1_PKT_TX0_QUEUE 5
  59. #define HSS1_PKT_TX1_QUEUE 6
  60. #define HSS1_PKT_TX2_QUEUE 7
  61. #define HSS1_PKT_TX3_QUEUE 8
  62. #define HSS1_PKT_RXFREE0_QUEUE 1
  63. #define HSS1_PKT_RXFREE1_QUEUE 2
  64. #define HSS1_PKT_RXFREE2_QUEUE 3
  65. #define HSS1_PKT_RXFREE3_QUEUE 4
  66. #define HSS1_PKT_TXDONE_QUEUE 9
  67. #define NPE_PKT_MODE_HDLC 0
  68. #define NPE_PKT_MODE_RAW 1
  69. #define NPE_PKT_MODE_56KMODE 2
  70. #define NPE_PKT_MODE_56KENDIAN_MSB 4
  71. /* PKT_PIPE_HDLC_CFG_WRITE flags */
  72. #define PKT_HDLC_IDLE_ONES 0x1 /* default = flags */
  73. #define PKT_HDLC_CRC_32 0x2 /* default = CRC-16 */
  74. #define PKT_HDLC_MSB_ENDIAN 0x4 /* default = LE */
  75. /* hss_config, PCRs */
  76. /* Frame sync sampling, default = active low */
  77. #define PCR_FRM_SYNC_ACTIVE_HIGH 0x40000000
  78. #define PCR_FRM_SYNC_FALLINGEDGE 0x80000000
  79. #define PCR_FRM_SYNC_RISINGEDGE 0xC0000000
  80. /* Frame sync pin: input (default) or output generated off a given clk edge */
  81. #define PCR_FRM_SYNC_OUTPUT_FALLING 0x20000000
  82. #define PCR_FRM_SYNC_OUTPUT_RISING 0x30000000
  83. /* Frame and data clock sampling on edge, default = falling */
  84. #define PCR_FCLK_EDGE_RISING 0x08000000
  85. #define PCR_DCLK_EDGE_RISING 0x04000000
  86. /* Clock direction, default = input */
  87. #define PCR_SYNC_CLK_DIR_OUTPUT 0x02000000
  88. /* Generate/Receive frame pulses, default = enabled */
  89. #define PCR_FRM_PULSE_DISABLED 0x01000000
  90. /* Data rate is full (default) or half the configured clk speed */
  91. #define PCR_HALF_CLK_RATE 0x00200000
  92. /* Invert data between NPE and HSS FIFOs? (default = no) */
  93. #define PCR_DATA_POLARITY_INVERT 0x00100000
  94. /* TX/RX endianness, default = LSB */
  95. #define PCR_MSB_ENDIAN 0x00080000
  96. /* Normal (default) / open drain mode (TX only) */
  97. #define PCR_TX_PINS_OPEN_DRAIN 0x00040000
  98. /* No framing bit transmitted and expected on RX? (default = framing bit) */
  99. #define PCR_SOF_NO_FBIT 0x00020000
  100. /* Drive data pins? */
  101. #define PCR_TX_DATA_ENABLE 0x00010000
  102. /* Voice 56k type: drive the data pins low (default), high, high Z */
  103. #define PCR_TX_V56K_HIGH 0x00002000
  104. #define PCR_TX_V56K_HIGH_IMP 0x00004000
  105. /* Unassigned type: drive the data pins low (default), high, high Z */
  106. #define PCR_TX_UNASS_HIGH 0x00000800
  107. #define PCR_TX_UNASS_HIGH_IMP 0x00001000
  108. /* T1 @ 1.544MHz only: Fbit dictated in FIFO (default) or high Z */
  109. #define PCR_TX_FB_HIGH_IMP 0x00000400
  110. /* 56k data endiannes - which bit unused: high (default) or low */
  111. #define PCR_TX_56KE_BIT_0_UNUSED 0x00000200
  112. /* 56k data transmission type: 32/8 bit data (default) or 56K data */
  113. #define PCR_TX_56KS_56K_DATA 0x00000100
  114. /* hss_config, cCR */
  115. /* Number of packetized clients, default = 1 */
  116. #define CCR_NPE_HFIFO_2_HDLC 0x04000000
  117. #define CCR_NPE_HFIFO_3_OR_4HDLC 0x08000000
  118. /* default = no loopback */
  119. #define CCR_LOOPBACK 0x02000000
  120. /* HSS number, default = 0 (first) */
  121. #define CCR_SECOND_HSS 0x01000000
  122. /* hss_config, clkCR: main:10, num:10, denom:12 */
  123. #define CLK42X_SPEED_EXP ((0x3FF << 22) | ( 2 << 12) | 15) /*65 KHz*/
  124. #define CLK42X_SPEED_512KHZ (( 130 << 22) | ( 2 << 12) | 15)
  125. #define CLK42X_SPEED_1536KHZ (( 43 << 22) | ( 18 << 12) | 47)
  126. #define CLK42X_SPEED_1544KHZ (( 43 << 22) | ( 33 << 12) | 192)
  127. #define CLK42X_SPEED_2048KHZ (( 32 << 22) | ( 34 << 12) | 63)
  128. #define CLK42X_SPEED_4096KHZ (( 16 << 22) | ( 34 << 12) | 127)
  129. #define CLK42X_SPEED_8192KHZ (( 8 << 22) | ( 34 << 12) | 255)
  130. #define CLK46X_SPEED_512KHZ (( 130 << 22) | ( 24 << 12) | 127)
  131. #define CLK46X_SPEED_1536KHZ (( 43 << 22) | (152 << 12) | 383)
  132. #define CLK46X_SPEED_1544KHZ (( 43 << 22) | ( 66 << 12) | 385)
  133. #define CLK46X_SPEED_2048KHZ (( 32 << 22) | (280 << 12) | 511)
  134. #define CLK46X_SPEED_4096KHZ (( 16 << 22) | (280 << 12) | 1023)
  135. #define CLK46X_SPEED_8192KHZ (( 8 << 22) | (280 << 12) | 2047)
  136. /*
  137. * HSS_CONFIG_CLOCK_CR register consists of 3 parts:
  138. * A (10 bits), B (10 bits) and C (12 bits).
  139. * IXP42x HSS clock generator operation (verified with an oscilloscope):
  140. * Each clock bit takes 7.5 ns (1 / 133.xx MHz).
  141. * The clock sequence consists of (C - B) states of 0s and 1s, each state is
  142. * A bits wide. It's followed by (B + 1) states of 0s and 1s, each state is
  143. * (A + 1) bits wide.
  144. *
  145. * The resulting average clock frequency (assuming 33.333 MHz oscillator) is:
  146. * freq = 66.666 MHz / (A + (B + 1) / (C + 1))
  147. * minimum freq = 66.666 MHz / (A + 1)
  148. * maximum freq = 66.666 MHz / A
  149. *
  150. * Example: A = 2, B = 2, C = 7, CLOCK_CR register = 2 << 22 | 2 << 12 | 7
  151. * freq = 66.666 MHz / (2 + (2 + 1) / (7 + 1)) = 28.07 MHz (Mb/s).
  152. * The clock sequence is: 1100110011 (5 doubles) 000111000 (3 triples).
  153. * The sequence takes (C - B) * A + (B + 1) * (A + 1) = 5 * 2 + 3 * 3 bits
  154. * = 19 bits (each 7.5 ns long) = 142.5 ns (then the sequence repeats).
  155. * The sequence consists of 4 complete clock periods, thus the average
  156. * frequency (= clock rate) is 4 / 142.5 ns = 28.07 MHz (Mb/s).
  157. * (max specified clock rate for IXP42x HSS is 8.192 Mb/s).
  158. */
  159. /* hss_config, LUT entries */
  160. #define TDMMAP_UNASSIGNED 0
  161. #define TDMMAP_HDLC 1 /* HDLC - packetized */
  162. #define TDMMAP_VOICE56K 2 /* Voice56K - 7-bit channelized */
  163. #define TDMMAP_VOICE64K 3 /* Voice64K - 8-bit channelized */
  164. /* offsets into HSS config */
  165. #define HSS_CONFIG_TX_PCR 0x00 /* port configuration registers */
  166. #define HSS_CONFIG_RX_PCR 0x04
  167. #define HSS_CONFIG_CORE_CR 0x08 /* loopback control, HSS# */
  168. #define HSS_CONFIG_CLOCK_CR 0x0C /* clock generator control */
  169. #define HSS_CONFIG_TX_FCR 0x10 /* frame configuration registers */
  170. #define HSS_CONFIG_RX_FCR 0x14
  171. #define HSS_CONFIG_TX_LUT 0x18 /* channel look-up tables */
  172. #define HSS_CONFIG_RX_LUT 0x38
  173. /* NPE command codes */
  174. /* writes the ConfigWord value to the location specified by offset */
  175. #define PORT_CONFIG_WRITE 0x40
  176. /* triggers the NPE to load the contents of the configuration table */
  177. #define PORT_CONFIG_LOAD 0x41
  178. /* triggers the NPE to return an HssErrorReadResponse message */
  179. #define PORT_ERROR_READ 0x42
  180. /* triggers the NPE to reset internal status and enable the HssPacketized
  181. operation for the flow specified by pPipe */
  182. #define PKT_PIPE_FLOW_ENABLE 0x50
  183. #define PKT_PIPE_FLOW_DISABLE 0x51
  184. #define PKT_NUM_PIPES_WRITE 0x52
  185. #define PKT_PIPE_FIFO_SIZEW_WRITE 0x53
  186. #define PKT_PIPE_HDLC_CFG_WRITE 0x54
  187. #define PKT_PIPE_IDLE_PATTERN_WRITE 0x55
  188. #define PKT_PIPE_RX_SIZE_WRITE 0x56
  189. #define PKT_PIPE_MODE_WRITE 0x57
  190. /* HDLC packet status values - desc->status */
  191. #define ERR_SHUTDOWN 1 /* stop or shutdown occurrence */
  192. #define ERR_HDLC_ALIGN 2 /* HDLC alignment error */
  193. #define ERR_HDLC_FCS 3 /* HDLC Frame Check Sum error */
  194. #define ERR_RXFREE_Q_EMPTY 4 /* RX-free queue became empty while receiving
  195. this packet (if buf_len < pkt_len) */
  196. #define ERR_HDLC_TOO_LONG 5 /* HDLC frame size too long */
  197. #define ERR_HDLC_ABORT 6 /* abort sequence received */
  198. #define ERR_DISCONNECTING 7 /* disconnect is in progress */
  199. #ifdef __ARMEB__
  200. typedef struct sk_buff buffer_t;
  201. #define free_buffer dev_kfree_skb
  202. #define free_buffer_irq dev_kfree_skb_irq
  203. #else
  204. typedef void buffer_t;
  205. #define free_buffer kfree
  206. #define free_buffer_irq kfree
  207. #endif
  208. struct port {
  209. struct device *dev;
  210. struct npe *npe;
  211. struct net_device *netdev;
  212. struct napi_struct napi;
  213. struct hss_plat_info *plat;
  214. buffer_t *rx_buff_tab[RX_DESCS], *tx_buff_tab[TX_DESCS];
  215. struct desc *desc_tab; /* coherent */
  216. u32 desc_tab_phys;
  217. unsigned int id;
  218. unsigned int clock_type, clock_rate, loopback;
  219. unsigned int initialized, carrier;
  220. u8 hdlc_cfg;
  221. u32 clock_reg;
  222. };
  223. /* NPE message structure */
  224. struct msg {
  225. #ifdef __ARMEB__
  226. u8 cmd, unused, hss_port, index;
  227. union {
  228. struct { u8 data8a, data8b, data8c, data8d; };
  229. struct { u16 data16a, data16b; };
  230. struct { u32 data32; };
  231. };
  232. #else
  233. u8 index, hss_port, unused, cmd;
  234. union {
  235. struct { u8 data8d, data8c, data8b, data8a; };
  236. struct { u16 data16b, data16a; };
  237. struct { u32 data32; };
  238. };
  239. #endif
  240. };
  241. /* HDLC packet descriptor */
  242. struct desc {
  243. u32 next; /* pointer to next buffer, unused */
  244. #ifdef __ARMEB__
  245. u16 buf_len; /* buffer length */
  246. u16 pkt_len; /* packet length */
  247. u32 data; /* pointer to data buffer in RAM */
  248. u8 status;
  249. u8 error_count;
  250. u16 __reserved;
  251. #else
  252. u16 pkt_len; /* packet length */
  253. u16 buf_len; /* buffer length */
  254. u32 data; /* pointer to data buffer in RAM */
  255. u16 __reserved;
  256. u8 error_count;
  257. u8 status;
  258. #endif
  259. u32 __reserved1[4];
  260. };
  261. #define rx_desc_phys(port, n) ((port)->desc_tab_phys + \
  262. (n) * sizeof(struct desc))
  263. #define rx_desc_ptr(port, n) (&(port)->desc_tab[n])
  264. #define tx_desc_phys(port, n) ((port)->desc_tab_phys + \
  265. ((n) + RX_DESCS) * sizeof(struct desc))
  266. #define tx_desc_ptr(port, n) (&(port)->desc_tab[(n) + RX_DESCS])
  267. /*****************************************************************************
  268. * global variables
  269. ****************************************************************************/
  270. static int ports_open;
  271. static struct dma_pool *dma_pool;
  272. static spinlock_t npe_lock;
  273. static const struct {
  274. int tx, txdone, rx, rxfree;
  275. }queue_ids[2] = {{HSS0_PKT_TX0_QUEUE, HSS0_PKT_TXDONE_QUEUE, HSS0_PKT_RX_QUEUE,
  276. HSS0_PKT_RXFREE0_QUEUE},
  277. {HSS1_PKT_TX0_QUEUE, HSS1_PKT_TXDONE_QUEUE, HSS1_PKT_RX_QUEUE,
  278. HSS1_PKT_RXFREE0_QUEUE},
  279. };
  280. /*****************************************************************************
  281. * utility functions
  282. ****************************************************************************/
  283. static inline struct port* dev_to_port(struct net_device *dev)
  284. {
  285. return dev_to_hdlc(dev)->priv;
  286. }
  287. #ifndef __ARMEB__
  288. static inline void memcpy_swab32(u32 *dest, u32 *src, int cnt)
  289. {
  290. int i;
  291. for (i = 0; i < cnt; i++)
  292. dest[i] = swab32(src[i]);
  293. }
  294. #endif
  295. /*****************************************************************************
  296. * HSS access
  297. ****************************************************************************/
  298. static void hss_npe_send(struct port *port, struct msg *msg, const char* what)
  299. {
  300. u32 *val = (u32*)msg;
  301. if (npe_send_message(port->npe, msg, what)) {
  302. pr_crit("HSS-%i: unable to send command [%08X:%08X] to %s\n",
  303. port->id, val[0], val[1], npe_name(port->npe));
  304. BUG();
  305. }
  306. }
  307. static void hss_config_set_lut(struct port *port)
  308. {
  309. struct msg msg;
  310. int ch;
  311. memset(&msg, 0, sizeof(msg));
  312. msg.cmd = PORT_CONFIG_WRITE;
  313. msg.hss_port = port->id;
  314. for (ch = 0; ch < MAX_CHANNELS; ch++) {
  315. msg.data32 >>= 2;
  316. msg.data32 |= TDMMAP_HDLC << 30;
  317. if (ch % 16 == 15) {
  318. msg.index = HSS_CONFIG_TX_LUT + ((ch / 4) & ~3);
  319. hss_npe_send(port, &msg, "HSS_SET_TX_LUT");
  320. msg.index += HSS_CONFIG_RX_LUT - HSS_CONFIG_TX_LUT;
  321. hss_npe_send(port, &msg, "HSS_SET_RX_LUT");
  322. }
  323. }
  324. }
  325. static void hss_config(struct port *port)
  326. {
  327. struct msg msg;
  328. memset(&msg, 0, sizeof(msg));
  329. msg.cmd = PORT_CONFIG_WRITE;
  330. msg.hss_port = port->id;
  331. msg.index = HSS_CONFIG_TX_PCR;
  332. msg.data32 = PCR_FRM_PULSE_DISABLED | PCR_MSB_ENDIAN |
  333. PCR_TX_DATA_ENABLE | PCR_SOF_NO_FBIT;
  334. if (port->clock_type == CLOCK_INT)
  335. msg.data32 |= PCR_SYNC_CLK_DIR_OUTPUT;
  336. hss_npe_send(port, &msg, "HSS_SET_TX_PCR");
  337. msg.index = HSS_CONFIG_RX_PCR;
  338. msg.data32 ^= PCR_TX_DATA_ENABLE | PCR_DCLK_EDGE_RISING;
  339. hss_npe_send(port, &msg, "HSS_SET_RX_PCR");
  340. memset(&msg, 0, sizeof(msg));
  341. msg.cmd = PORT_CONFIG_WRITE;
  342. msg.hss_port = port->id;
  343. msg.index = HSS_CONFIG_CORE_CR;
  344. msg.data32 = (port->loopback ? CCR_LOOPBACK : 0) |
  345. (port->id ? CCR_SECOND_HSS : 0);
  346. hss_npe_send(port, &msg, "HSS_SET_CORE_CR");
  347. memset(&msg, 0, sizeof(msg));
  348. msg.cmd = PORT_CONFIG_WRITE;
  349. msg.hss_port = port->id;
  350. msg.index = HSS_CONFIG_CLOCK_CR;
  351. msg.data32 = port->clock_reg;
  352. hss_npe_send(port, &msg, "HSS_SET_CLOCK_CR");
  353. memset(&msg, 0, sizeof(msg));
  354. msg.cmd = PORT_CONFIG_WRITE;
  355. msg.hss_port = port->id;
  356. msg.index = HSS_CONFIG_TX_FCR;
  357. msg.data16a = FRAME_OFFSET;
  358. msg.data16b = FRAME_SIZE - 1;
  359. hss_npe_send(port, &msg, "HSS_SET_TX_FCR");
  360. memset(&msg, 0, sizeof(msg));
  361. msg.cmd = PORT_CONFIG_WRITE;
  362. msg.hss_port = port->id;
  363. msg.index = HSS_CONFIG_RX_FCR;
  364. msg.data16a = FRAME_OFFSET;
  365. msg.data16b = FRAME_SIZE - 1;
  366. hss_npe_send(port, &msg, "HSS_SET_RX_FCR");
  367. hss_config_set_lut(port);
  368. memset(&msg, 0, sizeof(msg));
  369. msg.cmd = PORT_CONFIG_LOAD;
  370. msg.hss_port = port->id;
  371. hss_npe_send(port, &msg, "HSS_LOAD_CONFIG");
  372. if (npe_recv_message(port->npe, &msg, "HSS_LOAD_CONFIG") ||
  373. /* HSS_LOAD_CONFIG for port #1 returns port_id = #4 */
  374. msg.cmd != PORT_CONFIG_LOAD || msg.data32) {
  375. pr_crit("HSS-%i: HSS_LOAD_CONFIG failed\n", port->id);
  376. BUG();
  377. }
  378. /* HDLC may stop working without this - check FIXME */
  379. npe_recv_message(port->npe, &msg, "FLUSH_IT");
  380. }
  381. static void hss_set_hdlc_cfg(struct port *port)
  382. {
  383. struct msg msg;
  384. memset(&msg, 0, sizeof(msg));
  385. msg.cmd = PKT_PIPE_HDLC_CFG_WRITE;
  386. msg.hss_port = port->id;
  387. msg.data8a = port->hdlc_cfg; /* rx_cfg */
  388. msg.data8b = port->hdlc_cfg | (PKT_EXTRA_FLAGS << 3); /* tx_cfg */
  389. hss_npe_send(port, &msg, "HSS_SET_HDLC_CFG");
  390. }
  391. static u32 hss_get_status(struct port *port)
  392. {
  393. struct msg msg;
  394. memset(&msg, 0, sizeof(msg));
  395. msg.cmd = PORT_ERROR_READ;
  396. msg.hss_port = port->id;
  397. hss_npe_send(port, &msg, "PORT_ERROR_READ");
  398. if (npe_recv_message(port->npe, &msg, "PORT_ERROR_READ")) {
  399. pr_crit("HSS-%i: unable to read HSS status\n", port->id);
  400. BUG();
  401. }
  402. return msg.data32;
  403. }
  404. static void hss_start_hdlc(struct port *port)
  405. {
  406. struct msg msg;
  407. memset(&msg, 0, sizeof(msg));
  408. msg.cmd = PKT_PIPE_FLOW_ENABLE;
  409. msg.hss_port = port->id;
  410. msg.data32 = 0;
  411. hss_npe_send(port, &msg, "HSS_ENABLE_PKT_PIPE");
  412. }
  413. static void hss_stop_hdlc(struct port *port)
  414. {
  415. struct msg msg;
  416. memset(&msg, 0, sizeof(msg));
  417. msg.cmd = PKT_PIPE_FLOW_DISABLE;
  418. msg.hss_port = port->id;
  419. hss_npe_send(port, &msg, "HSS_DISABLE_PKT_PIPE");
  420. hss_get_status(port); /* make sure it's halted */
  421. }
  422. static int hss_load_firmware(struct port *port)
  423. {
  424. struct msg msg;
  425. int err;
  426. if (port->initialized)
  427. return 0;
  428. if (!npe_running(port->npe) &&
  429. (err = npe_load_firmware(port->npe, npe_name(port->npe),
  430. port->dev)))
  431. return err;
  432. /* HDLC mode configuration */
  433. memset(&msg, 0, sizeof(msg));
  434. msg.cmd = PKT_NUM_PIPES_WRITE;
  435. msg.hss_port = port->id;
  436. msg.data8a = PKT_NUM_PIPES;
  437. hss_npe_send(port, &msg, "HSS_SET_PKT_PIPES");
  438. msg.cmd = PKT_PIPE_FIFO_SIZEW_WRITE;
  439. msg.data8a = PKT_PIPE_FIFO_SIZEW;
  440. hss_npe_send(port, &msg, "HSS_SET_PKT_FIFO");
  441. msg.cmd = PKT_PIPE_MODE_WRITE;
  442. msg.data8a = NPE_PKT_MODE_HDLC;
  443. /* msg.data8b = inv_mask */
  444. /* msg.data8c = or_mask */
  445. hss_npe_send(port, &msg, "HSS_SET_PKT_MODE");
  446. msg.cmd = PKT_PIPE_RX_SIZE_WRITE;
  447. msg.data16a = HDLC_MAX_MRU; /* including CRC */
  448. hss_npe_send(port, &msg, "HSS_SET_PKT_RX_SIZE");
  449. msg.cmd = PKT_PIPE_IDLE_PATTERN_WRITE;
  450. msg.data32 = 0x7F7F7F7F; /* ??? FIXME */
  451. hss_npe_send(port, &msg, "HSS_SET_PKT_IDLE");
  452. port->initialized = 1;
  453. return 0;
  454. }
  455. /*****************************************************************************
  456. * packetized (HDLC) operation
  457. ****************************************************************************/
  458. static inline void debug_pkt(struct net_device *dev, const char *func,
  459. u8 *data, int len)
  460. {
  461. #if DEBUG_PKT_BYTES
  462. int i;
  463. printk(KERN_DEBUG "%s: %s(%i)", dev->name, func, len);
  464. for (i = 0; i < len; i++) {
  465. if (i >= DEBUG_PKT_BYTES)
  466. break;
  467. printk("%s%02X", !(i % 4) ? " " : "", data[i]);
  468. }
  469. printk("\n");
  470. #endif
  471. }
  472. static inline void debug_desc(u32 phys, struct desc *desc)
  473. {
  474. #if DEBUG_DESC
  475. printk(KERN_DEBUG "%X: %X %3X %3X %08X %X %X\n",
  476. phys, desc->next, desc->buf_len, desc->pkt_len,
  477. desc->data, desc->status, desc->error_count);
  478. #endif
  479. }
  480. static inline int queue_get_desc(unsigned int queue, struct port *port,
  481. int is_tx)
  482. {
  483. u32 phys, tab_phys, n_desc;
  484. struct desc *tab;
  485. if (!(phys = qmgr_get_entry(queue)))
  486. return -1;
  487. BUG_ON(phys & 0x1F);
  488. tab_phys = is_tx ? tx_desc_phys(port, 0) : rx_desc_phys(port, 0);
  489. tab = is_tx ? tx_desc_ptr(port, 0) : rx_desc_ptr(port, 0);
  490. n_desc = (phys - tab_phys) / sizeof(struct desc);
  491. BUG_ON(n_desc >= (is_tx ? TX_DESCS : RX_DESCS));
  492. debug_desc(phys, &tab[n_desc]);
  493. BUG_ON(tab[n_desc].next);
  494. return n_desc;
  495. }
  496. static inline void queue_put_desc(unsigned int queue, u32 phys,
  497. struct desc *desc)
  498. {
  499. debug_desc(phys, desc);
  500. BUG_ON(phys & 0x1F);
  501. qmgr_put_entry(queue, phys);
  502. /* Don't check for queue overflow here, we've allocated sufficient
  503. length and queues >= 32 don't support this check anyway. */
  504. }
  505. static inline void dma_unmap_tx(struct port *port, struct desc *desc)
  506. {
  507. #ifdef __ARMEB__
  508. dma_unmap_single(&port->netdev->dev, desc->data,
  509. desc->buf_len, DMA_TO_DEVICE);
  510. #else
  511. dma_unmap_single(&port->netdev->dev, desc->data & ~3,
  512. ALIGN((desc->data & 3) + desc->buf_len, 4),
  513. DMA_TO_DEVICE);
  514. #endif
  515. }
  516. static void hss_hdlc_set_carrier(void *pdev, int carrier)
  517. {
  518. struct net_device *netdev = pdev;
  519. struct port *port = dev_to_port(netdev);
  520. unsigned long flags;
  521. spin_lock_irqsave(&npe_lock, flags);
  522. port->carrier = carrier;
  523. if (!port->loopback) {
  524. if (carrier)
  525. netif_carrier_on(netdev);
  526. else
  527. netif_carrier_off(netdev);
  528. }
  529. spin_unlock_irqrestore(&npe_lock, flags);
  530. }
  531. static void hss_hdlc_rx_irq(void *pdev)
  532. {
  533. struct net_device *dev = pdev;
  534. struct port *port = dev_to_port(dev);
  535. #if DEBUG_RX
  536. printk(KERN_DEBUG "%s: hss_hdlc_rx_irq\n", dev->name);
  537. #endif
  538. qmgr_disable_irq(queue_ids[port->id].rx);
  539. napi_schedule(&port->napi);
  540. }
  541. static int hss_hdlc_poll(struct napi_struct *napi, int budget)
  542. {
  543. struct port *port = container_of(napi, struct port, napi);
  544. struct net_device *dev = port->netdev;
  545. unsigned int rxq = queue_ids[port->id].rx;
  546. unsigned int rxfreeq = queue_ids[port->id].rxfree;
  547. int received = 0;
  548. #if DEBUG_RX
  549. printk(KERN_DEBUG "%s: hss_hdlc_poll\n", dev->name);
  550. #endif
  551. while (received < budget) {
  552. struct sk_buff *skb;
  553. struct desc *desc;
  554. int n;
  555. #ifdef __ARMEB__
  556. struct sk_buff *temp;
  557. u32 phys;
  558. #endif
  559. if ((n = queue_get_desc(rxq, port, 0)) < 0) {
  560. #if DEBUG_RX
  561. printk(KERN_DEBUG "%s: hss_hdlc_poll"
  562. " napi_complete\n", dev->name);
  563. #endif
  564. napi_complete(napi);
  565. qmgr_enable_irq(rxq);
  566. if (!qmgr_stat_empty(rxq) &&
  567. napi_reschedule(napi)) {
  568. #if DEBUG_RX
  569. printk(KERN_DEBUG "%s: hss_hdlc_poll"
  570. " napi_reschedule succeeded\n",
  571. dev->name);
  572. #endif
  573. qmgr_disable_irq(rxq);
  574. continue;
  575. }
  576. #if DEBUG_RX
  577. printk(KERN_DEBUG "%s: hss_hdlc_poll all done\n",
  578. dev->name);
  579. #endif
  580. return received; /* all work done */
  581. }
  582. desc = rx_desc_ptr(port, n);
  583. #if 0 /* FIXME - error_count counts modulo 256, perhaps we should use it */
  584. if (desc->error_count)
  585. printk(KERN_DEBUG "%s: hss_hdlc_poll status 0x%02X"
  586. " errors %u\n", dev->name, desc->status,
  587. desc->error_count);
  588. #endif
  589. skb = NULL;
  590. switch (desc->status) {
  591. case 0:
  592. #ifdef __ARMEB__
  593. if ((skb = netdev_alloc_skb(dev, RX_SIZE)) != NULL) {
  594. phys = dma_map_single(&dev->dev, skb->data,
  595. RX_SIZE,
  596. DMA_FROM_DEVICE);
  597. if (dma_mapping_error(&dev->dev, phys)) {
  598. dev_kfree_skb(skb);
  599. skb = NULL;
  600. }
  601. }
  602. #else
  603. skb = netdev_alloc_skb(dev, desc->pkt_len);
  604. #endif
  605. if (!skb)
  606. dev->stats.rx_dropped++;
  607. break;
  608. case ERR_HDLC_ALIGN:
  609. case ERR_HDLC_ABORT:
  610. dev->stats.rx_frame_errors++;
  611. dev->stats.rx_errors++;
  612. break;
  613. case ERR_HDLC_FCS:
  614. dev->stats.rx_crc_errors++;
  615. dev->stats.rx_errors++;
  616. break;
  617. case ERR_HDLC_TOO_LONG:
  618. dev->stats.rx_length_errors++;
  619. dev->stats.rx_errors++;
  620. break;
  621. default: /* FIXME - remove printk */
  622. netdev_err(dev, "hss_hdlc_poll: status 0x%02X errors %u\n",
  623. desc->status, desc->error_count);
  624. dev->stats.rx_errors++;
  625. }
  626. if (!skb) {
  627. /* put the desc back on RX-ready queue */
  628. desc->buf_len = RX_SIZE;
  629. desc->pkt_len = desc->status = 0;
  630. queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
  631. continue;
  632. }
  633. /* process received frame */
  634. #ifdef __ARMEB__
  635. temp = skb;
  636. skb = port->rx_buff_tab[n];
  637. dma_unmap_single(&dev->dev, desc->data,
  638. RX_SIZE, DMA_FROM_DEVICE);
  639. #else
  640. dma_sync_single_for_cpu(&dev->dev, desc->data,
  641. RX_SIZE, DMA_FROM_DEVICE);
  642. memcpy_swab32((u32 *)skb->data, (u32 *)port->rx_buff_tab[n],
  643. ALIGN(desc->pkt_len, 4) / 4);
  644. #endif
  645. skb_put(skb, desc->pkt_len);
  646. debug_pkt(dev, "hss_hdlc_poll", skb->data, skb->len);
  647. skb->protocol = hdlc_type_trans(skb, dev);
  648. dev->stats.rx_packets++;
  649. dev->stats.rx_bytes += skb->len;
  650. netif_receive_skb(skb);
  651. /* put the new buffer on RX-free queue */
  652. #ifdef __ARMEB__
  653. port->rx_buff_tab[n] = temp;
  654. desc->data = phys;
  655. #endif
  656. desc->buf_len = RX_SIZE;
  657. desc->pkt_len = 0;
  658. queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
  659. received++;
  660. }
  661. #if DEBUG_RX
  662. printk(KERN_DEBUG "hss_hdlc_poll: end, not all work done\n");
  663. #endif
  664. return received; /* not all work done */
  665. }
  666. static void hss_hdlc_txdone_irq(void *pdev)
  667. {
  668. struct net_device *dev = pdev;
  669. struct port *port = dev_to_port(dev);
  670. int n_desc;
  671. #if DEBUG_TX
  672. printk(KERN_DEBUG DRV_NAME ": hss_hdlc_txdone_irq\n");
  673. #endif
  674. while ((n_desc = queue_get_desc(queue_ids[port->id].txdone,
  675. port, 1)) >= 0) {
  676. struct desc *desc;
  677. int start;
  678. desc = tx_desc_ptr(port, n_desc);
  679. dev->stats.tx_packets++;
  680. dev->stats.tx_bytes += desc->pkt_len;
  681. dma_unmap_tx(port, desc);
  682. #if DEBUG_TX
  683. printk(KERN_DEBUG "%s: hss_hdlc_txdone_irq free %p\n",
  684. dev->name, port->tx_buff_tab[n_desc]);
  685. #endif
  686. free_buffer_irq(port->tx_buff_tab[n_desc]);
  687. port->tx_buff_tab[n_desc] = NULL;
  688. start = qmgr_stat_below_low_watermark(port->plat->txreadyq);
  689. queue_put_desc(port->plat->txreadyq,
  690. tx_desc_phys(port, n_desc), desc);
  691. if (start) { /* TX-ready queue was empty */
  692. #if DEBUG_TX
  693. printk(KERN_DEBUG "%s: hss_hdlc_txdone_irq xmit"
  694. " ready\n", dev->name);
  695. #endif
  696. netif_wake_queue(dev);
  697. }
  698. }
  699. }
  700. static int hss_hdlc_xmit(struct sk_buff *skb, struct net_device *dev)
  701. {
  702. struct port *port = dev_to_port(dev);
  703. unsigned int txreadyq = port->plat->txreadyq;
  704. int len, offset, bytes, n;
  705. void *mem;
  706. u32 phys;
  707. struct desc *desc;
  708. #if DEBUG_TX
  709. printk(KERN_DEBUG "%s: hss_hdlc_xmit\n", dev->name);
  710. #endif
  711. if (unlikely(skb->len > HDLC_MAX_MRU)) {
  712. dev_kfree_skb(skb);
  713. dev->stats.tx_errors++;
  714. return NETDEV_TX_OK;
  715. }
  716. debug_pkt(dev, "hss_hdlc_xmit", skb->data, skb->len);
  717. len = skb->len;
  718. #ifdef __ARMEB__
  719. offset = 0; /* no need to keep alignment */
  720. bytes = len;
  721. mem = skb->data;
  722. #else
  723. offset = (int)skb->data & 3; /* keep 32-bit alignment */
  724. bytes = ALIGN(offset + len, 4);
  725. if (!(mem = kmalloc(bytes, GFP_ATOMIC))) {
  726. dev_kfree_skb(skb);
  727. dev->stats.tx_dropped++;
  728. return NETDEV_TX_OK;
  729. }
  730. memcpy_swab32(mem, (u32 *)((int)skb->data & ~3), bytes / 4);
  731. dev_kfree_skb(skb);
  732. #endif
  733. phys = dma_map_single(&dev->dev, mem, bytes, DMA_TO_DEVICE);
  734. if (dma_mapping_error(&dev->dev, phys)) {
  735. #ifdef __ARMEB__
  736. dev_kfree_skb(skb);
  737. #else
  738. kfree(mem);
  739. #endif
  740. dev->stats.tx_dropped++;
  741. return NETDEV_TX_OK;
  742. }
  743. n = queue_get_desc(txreadyq, port, 1);
  744. BUG_ON(n < 0);
  745. desc = tx_desc_ptr(port, n);
  746. #ifdef __ARMEB__
  747. port->tx_buff_tab[n] = skb;
  748. #else
  749. port->tx_buff_tab[n] = mem;
  750. #endif
  751. desc->data = phys + offset;
  752. desc->buf_len = desc->pkt_len = len;
  753. wmb();
  754. queue_put_desc(queue_ids[port->id].tx, tx_desc_phys(port, n), desc);
  755. if (qmgr_stat_below_low_watermark(txreadyq)) { /* empty */
  756. #if DEBUG_TX
  757. printk(KERN_DEBUG "%s: hss_hdlc_xmit queue full\n", dev->name);
  758. #endif
  759. netif_stop_queue(dev);
  760. /* we could miss TX ready interrupt */
  761. if (!qmgr_stat_below_low_watermark(txreadyq)) {
  762. #if DEBUG_TX
  763. printk(KERN_DEBUG "%s: hss_hdlc_xmit ready again\n",
  764. dev->name);
  765. #endif
  766. netif_wake_queue(dev);
  767. }
  768. }
  769. #if DEBUG_TX
  770. printk(KERN_DEBUG "%s: hss_hdlc_xmit end\n", dev->name);
  771. #endif
  772. return NETDEV_TX_OK;
  773. }
  774. static int request_hdlc_queues(struct port *port)
  775. {
  776. int err;
  777. err = qmgr_request_queue(queue_ids[port->id].rxfree, RX_DESCS, 0, 0,
  778. "%s:RX-free", port->netdev->name);
  779. if (err)
  780. return err;
  781. err = qmgr_request_queue(queue_ids[port->id].rx, RX_DESCS, 0, 0,
  782. "%s:RX", port->netdev->name);
  783. if (err)
  784. goto rel_rxfree;
  785. err = qmgr_request_queue(queue_ids[port->id].tx, TX_DESCS, 0, 0,
  786. "%s:TX", port->netdev->name);
  787. if (err)
  788. goto rel_rx;
  789. err = qmgr_request_queue(port->plat->txreadyq, TX_DESCS, 0, 0,
  790. "%s:TX-ready", port->netdev->name);
  791. if (err)
  792. goto rel_tx;
  793. err = qmgr_request_queue(queue_ids[port->id].txdone, TX_DESCS, 0, 0,
  794. "%s:TX-done", port->netdev->name);
  795. if (err)
  796. goto rel_txready;
  797. return 0;
  798. rel_txready:
  799. qmgr_release_queue(port->plat->txreadyq);
  800. rel_tx:
  801. qmgr_release_queue(queue_ids[port->id].tx);
  802. rel_rx:
  803. qmgr_release_queue(queue_ids[port->id].rx);
  804. rel_rxfree:
  805. qmgr_release_queue(queue_ids[port->id].rxfree);
  806. printk(KERN_DEBUG "%s: unable to request hardware queues\n",
  807. port->netdev->name);
  808. return err;
  809. }
  810. static void release_hdlc_queues(struct port *port)
  811. {
  812. qmgr_release_queue(queue_ids[port->id].rxfree);
  813. qmgr_release_queue(queue_ids[port->id].rx);
  814. qmgr_release_queue(queue_ids[port->id].txdone);
  815. qmgr_release_queue(queue_ids[port->id].tx);
  816. qmgr_release_queue(port->plat->txreadyq);
  817. }
  818. static int init_hdlc_queues(struct port *port)
  819. {
  820. int i;
  821. if (!ports_open)
  822. if (!(dma_pool = dma_pool_create(DRV_NAME, NULL,
  823. POOL_ALLOC_SIZE, 32, 0)))
  824. return -ENOMEM;
  825. if (!(port->desc_tab = dma_pool_alloc(dma_pool, GFP_KERNEL,
  826. &port->desc_tab_phys)))
  827. return -ENOMEM;
  828. memset(port->desc_tab, 0, POOL_ALLOC_SIZE);
  829. memset(port->rx_buff_tab, 0, sizeof(port->rx_buff_tab)); /* tables */
  830. memset(port->tx_buff_tab, 0, sizeof(port->tx_buff_tab));
  831. /* Setup RX buffers */
  832. for (i = 0; i < RX_DESCS; i++) {
  833. struct desc *desc = rx_desc_ptr(port, i);
  834. buffer_t *buff;
  835. void *data;
  836. #ifdef __ARMEB__
  837. if (!(buff = netdev_alloc_skb(port->netdev, RX_SIZE)))
  838. return -ENOMEM;
  839. data = buff->data;
  840. #else
  841. if (!(buff = kmalloc(RX_SIZE, GFP_KERNEL)))
  842. return -ENOMEM;
  843. data = buff;
  844. #endif
  845. desc->buf_len = RX_SIZE;
  846. desc->data = dma_map_single(&port->netdev->dev, data,
  847. RX_SIZE, DMA_FROM_DEVICE);
  848. if (dma_mapping_error(&port->netdev->dev, desc->data)) {
  849. free_buffer(buff);
  850. return -EIO;
  851. }
  852. port->rx_buff_tab[i] = buff;
  853. }
  854. return 0;
  855. }
  856. static void destroy_hdlc_queues(struct port *port)
  857. {
  858. int i;
  859. if (port->desc_tab) {
  860. for (i = 0; i < RX_DESCS; i++) {
  861. struct desc *desc = rx_desc_ptr(port, i);
  862. buffer_t *buff = port->rx_buff_tab[i];
  863. if (buff) {
  864. dma_unmap_single(&port->netdev->dev,
  865. desc->data, RX_SIZE,
  866. DMA_FROM_DEVICE);
  867. free_buffer(buff);
  868. }
  869. }
  870. for (i = 0; i < TX_DESCS; i++) {
  871. struct desc *desc = tx_desc_ptr(port, i);
  872. buffer_t *buff = port->tx_buff_tab[i];
  873. if (buff) {
  874. dma_unmap_tx(port, desc);
  875. free_buffer(buff);
  876. }
  877. }
  878. dma_pool_free(dma_pool, port->desc_tab, port->desc_tab_phys);
  879. port->desc_tab = NULL;
  880. }
  881. if (!ports_open && dma_pool) {
  882. dma_pool_destroy(dma_pool);
  883. dma_pool = NULL;
  884. }
  885. }
  886. static int hss_hdlc_open(struct net_device *dev)
  887. {
  888. struct port *port = dev_to_port(dev);
  889. unsigned long flags;
  890. int i, err = 0;
  891. if ((err = hdlc_open(dev)))
  892. return err;
  893. if ((err = hss_load_firmware(port)))
  894. goto err_hdlc_close;
  895. if ((err = request_hdlc_queues(port)))
  896. goto err_hdlc_close;
  897. if ((err = init_hdlc_queues(port)))
  898. goto err_destroy_queues;
  899. spin_lock_irqsave(&npe_lock, flags);
  900. if (port->plat->open)
  901. if ((err = port->plat->open(port->id, dev,
  902. hss_hdlc_set_carrier)))
  903. goto err_unlock;
  904. spin_unlock_irqrestore(&npe_lock, flags);
  905. /* Populate queues with buffers, no failure after this point */
  906. for (i = 0; i < TX_DESCS; i++)
  907. queue_put_desc(port->plat->txreadyq,
  908. tx_desc_phys(port, i), tx_desc_ptr(port, i));
  909. for (i = 0; i < RX_DESCS; i++)
  910. queue_put_desc(queue_ids[port->id].rxfree,
  911. rx_desc_phys(port, i), rx_desc_ptr(port, i));
  912. napi_enable(&port->napi);
  913. netif_start_queue(dev);
  914. qmgr_set_irq(queue_ids[port->id].rx, QUEUE_IRQ_SRC_NOT_EMPTY,
  915. hss_hdlc_rx_irq, dev);
  916. qmgr_set_irq(queue_ids[port->id].txdone, QUEUE_IRQ_SRC_NOT_EMPTY,
  917. hss_hdlc_txdone_irq, dev);
  918. qmgr_enable_irq(queue_ids[port->id].txdone);
  919. ports_open++;
  920. hss_set_hdlc_cfg(port);
  921. hss_config(port);
  922. hss_start_hdlc(port);
  923. /* we may already have RX data, enables IRQ */
  924. napi_schedule(&port->napi);
  925. return 0;
  926. err_unlock:
  927. spin_unlock_irqrestore(&npe_lock, flags);
  928. err_destroy_queues:
  929. destroy_hdlc_queues(port);
  930. release_hdlc_queues(port);
  931. err_hdlc_close:
  932. hdlc_close(dev);
  933. return err;
  934. }
  935. static int hss_hdlc_close(struct net_device *dev)
  936. {
  937. struct port *port = dev_to_port(dev);
  938. unsigned long flags;
  939. int i, buffs = RX_DESCS; /* allocated RX buffers */
  940. spin_lock_irqsave(&npe_lock, flags);
  941. ports_open--;
  942. qmgr_disable_irq(queue_ids[port->id].rx);
  943. netif_stop_queue(dev);
  944. napi_disable(&port->napi);
  945. hss_stop_hdlc(port);
  946. while (queue_get_desc(queue_ids[port->id].rxfree, port, 0) >= 0)
  947. buffs--;
  948. while (queue_get_desc(queue_ids[port->id].rx, port, 0) >= 0)
  949. buffs--;
  950. if (buffs)
  951. netdev_crit(dev, "unable to drain RX queue, %i buffer(s) left in NPE\n",
  952. buffs);
  953. buffs = TX_DESCS;
  954. while (queue_get_desc(queue_ids[port->id].tx, port, 1) >= 0)
  955. buffs--; /* cancel TX */
  956. i = 0;
  957. do {
  958. while (queue_get_desc(port->plat->txreadyq, port, 1) >= 0)
  959. buffs--;
  960. if (!buffs)
  961. break;
  962. } while (++i < MAX_CLOSE_WAIT);
  963. if (buffs)
  964. netdev_crit(dev, "unable to drain TX queue, %i buffer(s) left in NPE\n",
  965. buffs);
  966. #if DEBUG_CLOSE
  967. if (!buffs)
  968. printk(KERN_DEBUG "Draining TX queues took %i cycles\n", i);
  969. #endif
  970. qmgr_disable_irq(queue_ids[port->id].txdone);
  971. if (port->plat->close)
  972. port->plat->close(port->id, dev);
  973. spin_unlock_irqrestore(&npe_lock, flags);
  974. destroy_hdlc_queues(port);
  975. release_hdlc_queues(port);
  976. hdlc_close(dev);
  977. return 0;
  978. }
  979. static int hss_hdlc_attach(struct net_device *dev, unsigned short encoding,
  980. unsigned short parity)
  981. {
  982. struct port *port = dev_to_port(dev);
  983. if (encoding != ENCODING_NRZ)
  984. return -EINVAL;
  985. switch(parity) {
  986. case PARITY_CRC16_PR1_CCITT:
  987. port->hdlc_cfg = 0;
  988. return 0;
  989. case PARITY_CRC32_PR1_CCITT:
  990. port->hdlc_cfg = PKT_HDLC_CRC_32;
  991. return 0;
  992. default:
  993. return -EINVAL;
  994. }
  995. }
  996. static u32 check_clock(u32 rate, u32 a, u32 b, u32 c,
  997. u32 *best, u32 *best_diff, u32 *reg)
  998. {
  999. /* a is 10-bit, b is 10-bit, c is 12-bit */
  1000. u64 new_rate;
  1001. u32 new_diff;
  1002. new_rate = ixp4xx_timer_freq * (u64)(c + 1);
  1003. do_div(new_rate, a * (c + 1) + b + 1);
  1004. new_diff = abs((u32)new_rate - rate);
  1005. if (new_diff < *best_diff) {
  1006. *best = new_rate;
  1007. *best_diff = new_diff;
  1008. *reg = (a << 22) | (b << 12) | c;
  1009. }
  1010. return new_diff;
  1011. }
  1012. static void find_best_clock(u32 rate, u32 *best, u32 *reg)
  1013. {
  1014. u32 a, b, diff = 0xFFFFFFFF;
  1015. a = ixp4xx_timer_freq / rate;
  1016. if (a > 0x3FF) { /* 10-bit value - we can go as slow as ca. 65 kb/s */
  1017. check_clock(rate, 0x3FF, 1, 1, best, &diff, reg);
  1018. return;
  1019. }
  1020. if (a == 0) { /* > 66.666 MHz */
  1021. a = 1; /* minimum divider is 1 (a = 0, b = 1, c = 1) */
  1022. rate = ixp4xx_timer_freq;
  1023. }
  1024. if (rate * a == ixp4xx_timer_freq) { /* don't divide by 0 later */
  1025. check_clock(rate, a - 1, 1, 1, best, &diff, reg);
  1026. return;
  1027. }
  1028. for (b = 0; b < 0x400; b++) {
  1029. u64 c = (b + 1) * (u64)rate;
  1030. do_div(c, ixp4xx_timer_freq - rate * a);
  1031. c--;
  1032. if (c >= 0xFFF) { /* 12-bit - no need to check more 'b's */
  1033. if (b == 0 && /* also try a bit higher rate */
  1034. !check_clock(rate, a - 1, 1, 1, best, &diff, reg))
  1035. return;
  1036. check_clock(rate, a, b, 0xFFF, best, &diff, reg);
  1037. return;
  1038. }
  1039. if (!check_clock(rate, a, b, c, best, &diff, reg))
  1040. return;
  1041. if (!check_clock(rate, a, b, c + 1, best, &diff, reg))
  1042. return;
  1043. }
  1044. }
  1045. static int hss_hdlc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1046. {
  1047. const size_t size = sizeof(sync_serial_settings);
  1048. sync_serial_settings new_line;
  1049. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  1050. struct port *port = dev_to_port(dev);
  1051. unsigned long flags;
  1052. int clk;
  1053. if (cmd != SIOCWANDEV)
  1054. return hdlc_ioctl(dev, ifr, cmd);
  1055. switch(ifr->ifr_settings.type) {
  1056. case IF_GET_IFACE:
  1057. ifr->ifr_settings.type = IF_IFACE_V35;
  1058. if (ifr->ifr_settings.size < size) {
  1059. ifr->ifr_settings.size = size; /* data size wanted */
  1060. return -ENOBUFS;
  1061. }
  1062. memset(&new_line, 0, sizeof(new_line));
  1063. new_line.clock_type = port->clock_type;
  1064. new_line.clock_rate = port->clock_rate;
  1065. new_line.loopback = port->loopback;
  1066. if (copy_to_user(line, &new_line, size))
  1067. return -EFAULT;
  1068. return 0;
  1069. case IF_IFACE_SYNC_SERIAL:
  1070. case IF_IFACE_V35:
  1071. if(!capable(CAP_NET_ADMIN))
  1072. return -EPERM;
  1073. if (copy_from_user(&new_line, line, size))
  1074. return -EFAULT;
  1075. clk = new_line.clock_type;
  1076. if (port->plat->set_clock)
  1077. clk = port->plat->set_clock(port->id, clk);
  1078. if (clk != CLOCK_EXT && clk != CLOCK_INT)
  1079. return -EINVAL; /* No such clock setting */
  1080. if (new_line.loopback != 0 && new_line.loopback != 1)
  1081. return -EINVAL;
  1082. port->clock_type = clk; /* Update settings */
  1083. if (clk == CLOCK_INT)
  1084. find_best_clock(new_line.clock_rate, &port->clock_rate,
  1085. &port->clock_reg);
  1086. else {
  1087. port->clock_rate = 0;
  1088. port->clock_reg = CLK42X_SPEED_2048KHZ;
  1089. }
  1090. port->loopback = new_line.loopback;
  1091. spin_lock_irqsave(&npe_lock, flags);
  1092. if (dev->flags & IFF_UP)
  1093. hss_config(port);
  1094. if (port->loopback || port->carrier)
  1095. netif_carrier_on(port->netdev);
  1096. else
  1097. netif_carrier_off(port->netdev);
  1098. spin_unlock_irqrestore(&npe_lock, flags);
  1099. return 0;
  1100. default:
  1101. return hdlc_ioctl(dev, ifr, cmd);
  1102. }
  1103. }
  1104. /*****************************************************************************
  1105. * initialization
  1106. ****************************************************************************/
  1107. static const struct net_device_ops hss_hdlc_ops = {
  1108. .ndo_open = hss_hdlc_open,
  1109. .ndo_stop = hss_hdlc_close,
  1110. .ndo_change_mtu = hdlc_change_mtu,
  1111. .ndo_start_xmit = hdlc_start_xmit,
  1112. .ndo_do_ioctl = hss_hdlc_ioctl,
  1113. };
  1114. static int __devinit hss_init_one(struct platform_device *pdev)
  1115. {
  1116. struct port *port;
  1117. struct net_device *dev;
  1118. hdlc_device *hdlc;
  1119. int err;
  1120. if ((port = kzalloc(sizeof(*port), GFP_KERNEL)) == NULL)
  1121. return -ENOMEM;
  1122. if ((port->npe = npe_request(0)) == NULL) {
  1123. err = -ENODEV;
  1124. goto err_free;
  1125. }
  1126. if ((port->netdev = dev = alloc_hdlcdev(port)) == NULL) {
  1127. err = -ENOMEM;
  1128. goto err_plat;
  1129. }
  1130. SET_NETDEV_DEV(dev, &pdev->dev);
  1131. hdlc = dev_to_hdlc(dev);
  1132. hdlc->attach = hss_hdlc_attach;
  1133. hdlc->xmit = hss_hdlc_xmit;
  1134. dev->netdev_ops = &hss_hdlc_ops;
  1135. dev->tx_queue_len = 100;
  1136. port->clock_type = CLOCK_EXT;
  1137. port->clock_rate = 0;
  1138. port->clock_reg = CLK42X_SPEED_2048KHZ;
  1139. port->id = pdev->id;
  1140. port->dev = &pdev->dev;
  1141. port->plat = pdev->dev.platform_data;
  1142. netif_napi_add(dev, &port->napi, hss_hdlc_poll, NAPI_WEIGHT);
  1143. if ((err = register_hdlc_device(dev)))
  1144. goto err_free_netdev;
  1145. platform_set_drvdata(pdev, port);
  1146. netdev_info(dev, "HSS-%i\n", port->id);
  1147. return 0;
  1148. err_free_netdev:
  1149. free_netdev(dev);
  1150. err_plat:
  1151. npe_release(port->npe);
  1152. err_free:
  1153. kfree(port);
  1154. return err;
  1155. }
  1156. static int __devexit hss_remove_one(struct platform_device *pdev)
  1157. {
  1158. struct port *port = platform_get_drvdata(pdev);
  1159. unregister_hdlc_device(port->netdev);
  1160. free_netdev(port->netdev);
  1161. npe_release(port->npe);
  1162. platform_set_drvdata(pdev, NULL);
  1163. kfree(port);
  1164. return 0;
  1165. }
  1166. static struct platform_driver ixp4xx_hss_driver = {
  1167. .driver.name = DRV_NAME,
  1168. .probe = hss_init_one,
  1169. .remove = hss_remove_one,
  1170. };
  1171. static int __init hss_init_module(void)
  1172. {
  1173. if ((ixp4xx_read_feature_bits() &
  1174. (IXP4XX_FEATURE_HDLC | IXP4XX_FEATURE_HSS)) !=
  1175. (IXP4XX_FEATURE_HDLC | IXP4XX_FEATURE_HSS))
  1176. return -ENODEV;
  1177. spin_lock_init(&npe_lock);
  1178. return platform_driver_register(&ixp4xx_hss_driver);
  1179. }
  1180. static void __exit hss_cleanup_module(void)
  1181. {
  1182. platform_driver_unregister(&ixp4xx_hss_driver);
  1183. }
  1184. MODULE_AUTHOR("Krzysztof Halasa");
  1185. MODULE_DESCRIPTION("Intel IXP4xx HSS driver");
  1186. MODULE_LICENSE("GPL v2");
  1187. MODULE_ALIAS("platform:ixp4xx_hss");
  1188. module_init(hss_init_module);
  1189. module_exit(hss_cleanup_module);