lppaca.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * lppaca.h
  3. * Copyright (C) 2001 Mike Corrigan IBM Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #ifndef _ASM_POWERPC_LPPACA_H
  20. #define _ASM_POWERPC_LPPACA_H
  21. #ifdef __KERNEL__
  22. /* These definitions relate to hypervisors that only exist when using
  23. * a server type processor
  24. */
  25. #ifdef CONFIG_PPC_BOOK3S
  26. //=============================================================================
  27. //
  28. // This control block contains the data that is shared between the
  29. // hypervisor (PLIC) and the OS.
  30. //
  31. //
  32. //----------------------------------------------------------------------------
  33. #include <linux/cache.h>
  34. #include <linux/threads.h>
  35. #include <asm/types.h>
  36. #include <asm/mmu.h>
  37. /*
  38. * We only have to have statically allocated lppaca structs on
  39. * legacy iSeries, which supports at most 64 cpus.
  40. */
  41. #define NR_LPPACAS 1
  42. /* The Hypervisor barfs if the lppaca crosses a page boundary. A 1k
  43. * alignment is sufficient to prevent this */
  44. struct lppaca {
  45. //=============================================================================
  46. // CACHE_LINE_1 0x0000 - 0x007F Contains read-only data
  47. // NOTE: The xDynXyz fields are fields that will be dynamically changed by
  48. // PLIC when preparing to bring a processor online or when dispatching a
  49. // virtual processor!
  50. //=============================================================================
  51. u32 desc; // Eye catcher 0xD397D781 x00-x03
  52. u16 size; // Size of this struct x04-x05
  53. u16 reserved1; // Reserved x06-x07
  54. u16 reserved2:14; // Reserved x08-x09
  55. u8 shared_proc:1; // Shared processor indicator ...
  56. u8 secondary_thread:1; // Secondary thread indicator ...
  57. volatile u8 dyn_proc_status:8; // Dynamic Status of this proc x0A-x0A
  58. u8 secondary_thread_count; // Secondary thread count x0B-x0B
  59. volatile u16 dyn_hv_phys_proc_index;// Dynamic HV Physical Proc Index0C-x0D
  60. volatile u16 dyn_hv_log_proc_index;// Dynamic HV Logical Proc Indexx0E-x0F
  61. u32 decr_val; // Value for Decr programming x10-x13
  62. u32 pmc_val; // Value for PMC regs x14-x17
  63. volatile u32 dyn_hw_node_id; // Dynamic Hardware Node id x18-x1B
  64. volatile u32 dyn_hw_proc_id; // Dynamic Hardware Proc Id x1C-x1F
  65. volatile u32 dyn_pir; // Dynamic ProcIdReg value x20-x23
  66. u32 dsei_data; // DSEI data x24-x27
  67. u64 sprg3; // SPRG3 value x28-x2F
  68. u8 reserved3[40]; // Reserved x30-x57
  69. volatile u8 vphn_assoc_counts[8]; // Virtual processor home node
  70. // associativity change counters x58-x5F
  71. u8 reserved4[32]; // Reserved x60-x7F
  72. //=============================================================================
  73. // CACHE_LINE_2 0x0080 - 0x00FF Contains local read-write data
  74. //=============================================================================
  75. // This Dword contains a byte for each type of interrupt that can occur.
  76. // The IPI is a count while the others are just a binary 1 or 0.
  77. union {
  78. u64 any_int;
  79. struct {
  80. u16 reserved; // Reserved - cleared by #mpasmbl
  81. u8 xirr_int; // Indicates xXirrValue is valid or Immed IO
  82. u8 ipi_cnt; // IPI Count
  83. u8 decr_int; // DECR interrupt occurred
  84. u8 pdc_int; // PDC interrupt occurred
  85. u8 quantum_int; // Interrupt quantum reached
  86. u8 old_plic_deferred_ext_int; // Old PLIC has a deferred XIRR pending
  87. } fields;
  88. } int_dword;
  89. // Whenever any fields in this Dword are set then PLIC will defer the
  90. // processing of external interrupts. Note that PLIC will store the
  91. // XIRR directly into the xXirrValue field so that another XIRR will
  92. // not be presented until this one clears. The layout of the low
  93. // 4-bytes of this Dword is up to SLIC - PLIC just checks whether the
  94. // entire Dword is zero or not. A non-zero value in the low order
  95. // 2-bytes will result in SLIC being granted the highest thread
  96. // priority upon return. A 0 will return to SLIC as medium priority.
  97. u64 plic_defer_ints_area; // Entire Dword
  98. // Used to pass the real SRR0/1 from PLIC to SLIC as well as to
  99. // pass the target SRR0/1 from SLIC to PLIC on a SetAsrAndRfid.
  100. u64 saved_srr0; // Saved SRR0 x10-x17
  101. u64 saved_srr1; // Saved SRR1 x18-x1F
  102. // Used to pass parms from the OS to PLIC for SetAsrAndRfid
  103. u64 saved_gpr3; // Saved GPR3 x20-x27
  104. u64 saved_gpr4; // Saved GPR4 x28-x2F
  105. union {
  106. u64 saved_gpr5; /* Saved GPR5 x30-x37 */
  107. struct {
  108. u8 cede_latency_hint; /* x30 */
  109. u8 reserved[7]; /* x31-x36 */
  110. } fields;
  111. } gpr5_dword;
  112. u8 dtl_enable_mask; // Dispatch Trace Log mask x38-x38
  113. u8 donate_dedicated_cpu; // Donate dedicated CPU cycles x39-x39
  114. u8 fpregs_in_use; // FP regs in use x3A-x3A
  115. u8 pmcregs_in_use; // PMC regs in use x3B-x3B
  116. volatile u32 saved_decr; // Saved Decr Value x3C-x3F
  117. volatile u64 emulated_time_base;// Emulated TB for this thread x40-x47
  118. volatile u64 cur_plic_latency; // Unaccounted PLIC latency x48-x4F
  119. u64 tot_plic_latency; // Accumulated PLIC latency x50-x57
  120. u64 wait_state_cycles; // Wait cycles for this proc x58-x5F
  121. u64 end_of_quantum; // TB at end of quantum x60-x67
  122. u64 pdc_saved_sprg1; // Saved SPRG1 for PMC int x68-x6F
  123. u64 pdc_saved_srr0; // Saved SRR0 for PMC int x70-x77
  124. volatile u32 virtual_decr; // Virtual DECR for shared procsx78-x7B
  125. u16 slb_count; // # of SLBs to maintain x7C-x7D
  126. u8 idle; // Indicate OS is idle x7E
  127. u8 vmxregs_in_use; // VMX registers in use x7F
  128. //=============================================================================
  129. // CACHE_LINE_3 0x0100 - 0x017F: This line is shared with other processors
  130. //=============================================================================
  131. // This is the yield_count. An "odd" value (low bit on) means that
  132. // the processor is yielded (either because of an OS yield or a PLIC
  133. // preempt). An even value implies that the processor is currently
  134. // executing.
  135. // NOTE: This value will ALWAYS be zero for dedicated processors and
  136. // will NEVER be zero for shared processors (ie, initialized to a 1).
  137. volatile u32 yield_count; // PLIC increments each dispatchx00-x03
  138. volatile u32 dispersion_count; // dispatch changed phys cpu x04-x07
  139. volatile u64 cmo_faults; // CMO page fault count x08-x0F
  140. volatile u64 cmo_fault_time; // CMO page fault time x10-x17
  141. u8 reserved7[104]; // Reserved x18-x7F
  142. //=============================================================================
  143. // CACHE_LINE_4-5 0x0180 - 0x027F Contains PMC interrupt data
  144. //=============================================================================
  145. u32 page_ins; // CMO Hint - # page ins by OS x00-x03
  146. u8 reserved8[148]; // Reserved x04-x97
  147. volatile u64 dtl_idx; // Dispatch Trace Log head idx x98-x9F
  148. u8 reserved9[96]; // Reserved xA0-xFF
  149. } __attribute__((__aligned__(0x400)));
  150. extern struct lppaca lppaca[];
  151. #define lppaca_of(cpu) (*paca[cpu].lppaca_ptr)
  152. /*
  153. * SLB shadow buffer structure as defined in the PAPR. The save_area
  154. * contains adjacent ESID and VSID pairs for each shadowed SLB. The
  155. * ESID is stored in the lower 64bits, then the VSID.
  156. */
  157. struct slb_shadow {
  158. u32 persistent; // Number of persistent SLBs x00-x03
  159. u32 buffer_length; // Total shadow buffer length x04-x07
  160. u64 reserved; // Alignment x08-x0f
  161. struct {
  162. u64 esid;
  163. u64 vsid;
  164. } save_area[SLB_NUM_BOLTED]; // x10-x40
  165. } ____cacheline_aligned;
  166. extern struct slb_shadow slb_shadow[];
  167. /*
  168. * Layout of entries in the hypervisor's dispatch trace log buffer.
  169. */
  170. struct dtl_entry {
  171. u8 dispatch_reason;
  172. u8 preempt_reason;
  173. u16 processor_id;
  174. u32 enqueue_to_dispatch_time;
  175. u32 ready_to_enqueue_time;
  176. u32 waiting_to_ready_time;
  177. u64 timebase;
  178. u64 fault_addr;
  179. u64 srr0;
  180. u64 srr1;
  181. };
  182. #define DISPATCH_LOG_BYTES 4096 /* bytes per cpu */
  183. #define N_DISPATCH_LOG (DISPATCH_LOG_BYTES / sizeof(struct dtl_entry))
  184. extern struct kmem_cache *dtl_cache;
  185. /*
  186. * When CONFIG_VIRT_CPU_ACCOUNTING = y, the cpu accounting code controls
  187. * reading from the dispatch trace log. If other code wants to consume
  188. * DTL entries, it can set this pointer to a function that will get
  189. * called once for each DTL entry that gets processed.
  190. */
  191. extern void (*dtl_consumer)(struct dtl_entry *entry, u64 index);
  192. #endif /* CONFIG_PPC_BOOK3S */
  193. #endif /* __KERNEL__ */
  194. #endif /* _ASM_POWERPC_LPPACA_H */