fault.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * linux/arch/m32r/mm/fault.c
  3. *
  4. * Copyright (c) 2001, 2002 Hitoshi Yamamoto, and H. Kondo
  5. * Copyright (c) 2004 Naoto Sugai, NIIBE Yutaka
  6. *
  7. * Some code taken from i386 version.
  8. * Copyright (C) 1995 Linus Torvalds
  9. */
  10. #include <linux/signal.h>
  11. #include <linux/sched.h>
  12. #include <linux/kernel.h>
  13. #include <linux/errno.h>
  14. #include <linux/string.h>
  15. #include <linux/types.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/mman.h>
  18. #include <linux/mm.h>
  19. #include <linux/smp.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/init.h>
  22. #include <linux/tty.h>
  23. #include <linux/vt_kern.h> /* For unblank_screen() */
  24. #include <linux/highmem.h>
  25. #include <linux/module.h>
  26. #include <asm/m32r.h>
  27. #include <asm/uaccess.h>
  28. #include <asm/hardirq.h>
  29. #include <asm/mmu_context.h>
  30. #include <asm/tlbflush.h>
  31. extern void die(const char *, struct pt_regs *, long);
  32. #ifndef CONFIG_SMP
  33. asmlinkage unsigned int tlb_entry_i_dat;
  34. asmlinkage unsigned int tlb_entry_d_dat;
  35. #define tlb_entry_i tlb_entry_i_dat
  36. #define tlb_entry_d tlb_entry_d_dat
  37. #else
  38. unsigned int tlb_entry_i_dat[NR_CPUS];
  39. unsigned int tlb_entry_d_dat[NR_CPUS];
  40. #define tlb_entry_i tlb_entry_i_dat[smp_processor_id()]
  41. #define tlb_entry_d tlb_entry_d_dat[smp_processor_id()]
  42. #endif
  43. extern void init_tlb(void);
  44. /*======================================================================*
  45. * do_page_fault()
  46. *======================================================================*
  47. * This routine handles page faults. It determines the address,
  48. * and the problem, and then passes it off to one of the appropriate
  49. * routines.
  50. *
  51. * ARGUMENT:
  52. * regs : M32R SP reg.
  53. * error_code : See below
  54. * address : M32R MMU MDEVA reg. (Operand ACE)
  55. * : M32R BPC reg. (Instruction ACE)
  56. *
  57. * error_code :
  58. * bit 0 == 0 means no page found, 1 means protection fault
  59. * bit 1 == 0 means read, 1 means write
  60. * bit 2 == 0 means kernel, 1 means user-mode
  61. * bit 3 == 0 means data, 1 means instruction
  62. *======================================================================*/
  63. #define ACE_PROTECTION 1
  64. #define ACE_WRITE 2
  65. #define ACE_USERMODE 4
  66. #define ACE_INSTRUCTION 8
  67. asmlinkage void do_page_fault(struct pt_regs *regs, unsigned long error_code,
  68. unsigned long address)
  69. {
  70. struct task_struct *tsk;
  71. struct mm_struct *mm;
  72. struct vm_area_struct * vma;
  73. unsigned long page, addr;
  74. int write;
  75. int fault;
  76. siginfo_t info;
  77. /*
  78. * If BPSW IE bit enable --> set PSW IE bit
  79. */
  80. if (regs->psw & M32R_PSW_BIE)
  81. local_irq_enable();
  82. tsk = current;
  83. info.si_code = SEGV_MAPERR;
  84. /*
  85. * We fault-in kernel-space virtual memory on-demand. The
  86. * 'reference' page table is init_mm.pgd.
  87. *
  88. * NOTE! We MUST NOT take any locks for this case. We may
  89. * be in an interrupt or a critical region, and should
  90. * only copy the information from the master page table,
  91. * nothing more.
  92. *
  93. * This verifies that the fault happens in kernel space
  94. * (error_code & ACE_USERMODE) == 0, and that the fault was not a
  95. * protection error (error_code & ACE_PROTECTION) == 0.
  96. */
  97. if (address >= TASK_SIZE && !(error_code & ACE_USERMODE))
  98. goto vmalloc_fault;
  99. mm = tsk->mm;
  100. /*
  101. * If we're in an interrupt or have no user context or are running in an
  102. * atomic region then we must not take the fault..
  103. */
  104. if (in_atomic() || !mm)
  105. goto bad_area_nosemaphore;
  106. /* When running in the kernel we expect faults to occur only to
  107. * addresses in user space. All other faults represent errors in the
  108. * kernel and should generate an OOPS. Unfortunately, in the case of an
  109. * erroneous fault occurring in a code path which already holds mmap_sem
  110. * we will deadlock attempting to validate the fault against the
  111. * address space. Luckily the kernel only validly references user
  112. * space from well defined areas of code, which are listed in the
  113. * exceptions table.
  114. *
  115. * As the vast majority of faults will be valid we will only perform
  116. * the source reference check when there is a possibility of a deadlock.
  117. * Attempt to lock the address space, if we cannot we then validate the
  118. * source. If this is invalid we can skip the address space check,
  119. * thus avoiding the deadlock.
  120. */
  121. if (!down_read_trylock(&mm->mmap_sem)) {
  122. if ((error_code & ACE_USERMODE) == 0 &&
  123. !search_exception_tables(regs->psw))
  124. goto bad_area_nosemaphore;
  125. down_read(&mm->mmap_sem);
  126. }
  127. vma = find_vma(mm, address);
  128. if (!vma)
  129. goto bad_area;
  130. if (vma->vm_start <= address)
  131. goto good_area;
  132. if (!(vma->vm_flags & VM_GROWSDOWN))
  133. goto bad_area;
  134. if (error_code & ACE_USERMODE) {
  135. /*
  136. * accessing the stack below "spu" is always a bug.
  137. * The "+ 4" is there due to the push instruction
  138. * doing pre-decrement on the stack and that
  139. * doesn't show up until later..
  140. */
  141. if (address + 4 < regs->spu)
  142. goto bad_area;
  143. }
  144. if (expand_stack(vma, address))
  145. goto bad_area;
  146. /*
  147. * Ok, we have a good vm_area for this memory access, so
  148. * we can handle it..
  149. */
  150. good_area:
  151. info.si_code = SEGV_ACCERR;
  152. write = 0;
  153. switch (error_code & (ACE_WRITE|ACE_PROTECTION)) {
  154. default: /* 3: write, present */
  155. /* fall through */
  156. case ACE_WRITE: /* write, not present */
  157. if (!(vma->vm_flags & VM_WRITE))
  158. goto bad_area;
  159. write++;
  160. break;
  161. case ACE_PROTECTION: /* read, present */
  162. case 0: /* read, not present */
  163. if (!(vma->vm_flags & (VM_READ | VM_EXEC)))
  164. goto bad_area;
  165. }
  166. /*
  167. * For instruction access exception, check if the area is executable
  168. */
  169. if ((error_code & ACE_INSTRUCTION) && !(vma->vm_flags & VM_EXEC))
  170. goto bad_area;
  171. /*
  172. * If for any reason at all we couldn't handle the fault,
  173. * make sure we exit gracefully rather than endlessly redo
  174. * the fault.
  175. */
  176. addr = (address & PAGE_MASK);
  177. set_thread_fault_code(error_code);
  178. fault = handle_mm_fault(mm, vma, addr, write ? FAULT_FLAG_WRITE : 0);
  179. if (unlikely(fault & VM_FAULT_ERROR)) {
  180. if (fault & VM_FAULT_OOM)
  181. goto out_of_memory;
  182. else if (fault & VM_FAULT_SIGSEGV)
  183. goto bad_area;
  184. else if (fault & VM_FAULT_SIGBUS)
  185. goto do_sigbus;
  186. BUG();
  187. }
  188. if (fault & VM_FAULT_MAJOR)
  189. tsk->maj_flt++;
  190. else
  191. tsk->min_flt++;
  192. set_thread_fault_code(0);
  193. up_read(&mm->mmap_sem);
  194. return;
  195. /*
  196. * Something tried to access memory that isn't in our memory map..
  197. * Fix it, but check if it's kernel or user first..
  198. */
  199. bad_area:
  200. up_read(&mm->mmap_sem);
  201. bad_area_nosemaphore:
  202. /* User mode accesses just cause a SIGSEGV */
  203. if (error_code & ACE_USERMODE) {
  204. tsk->thread.address = address;
  205. tsk->thread.error_code = error_code | (address >= TASK_SIZE);
  206. tsk->thread.trap_no = 14;
  207. info.si_signo = SIGSEGV;
  208. info.si_errno = 0;
  209. /* info.si_code has been set above */
  210. info.si_addr = (void __user *)address;
  211. force_sig_info(SIGSEGV, &info, tsk);
  212. return;
  213. }
  214. no_context:
  215. /* Are we prepared to handle this kernel fault? */
  216. if (fixup_exception(regs))
  217. return;
  218. /*
  219. * Oops. The kernel tried to access some bad page. We'll have to
  220. * terminate things with extreme prejudice.
  221. */
  222. bust_spinlocks(1);
  223. if (address < PAGE_SIZE)
  224. printk(KERN_ALERT "Unable to handle kernel NULL pointer dereference");
  225. else
  226. printk(KERN_ALERT "Unable to handle kernel paging request");
  227. printk(" at virtual address %08lx\n",address);
  228. printk(KERN_ALERT " printing bpc:\n");
  229. printk("%08lx\n", regs->bpc);
  230. page = *(unsigned long *)MPTB;
  231. page = ((unsigned long *) page)[address >> PGDIR_SHIFT];
  232. printk(KERN_ALERT "*pde = %08lx\n", page);
  233. if (page & _PAGE_PRESENT) {
  234. page &= PAGE_MASK;
  235. address &= 0x003ff000;
  236. page = ((unsigned long *) __va(page))[address >> PAGE_SHIFT];
  237. printk(KERN_ALERT "*pte = %08lx\n", page);
  238. }
  239. die("Oops", regs, error_code);
  240. bust_spinlocks(0);
  241. do_exit(SIGKILL);
  242. /*
  243. * We ran out of memory, or some other thing happened to us that made
  244. * us unable to handle the page fault gracefully.
  245. */
  246. out_of_memory:
  247. up_read(&mm->mmap_sem);
  248. if (!(error_code & ACE_USERMODE))
  249. goto no_context;
  250. pagefault_out_of_memory();
  251. return;
  252. do_sigbus:
  253. up_read(&mm->mmap_sem);
  254. /* Kernel mode? Handle exception or die */
  255. if (!(error_code & ACE_USERMODE))
  256. goto no_context;
  257. tsk->thread.address = address;
  258. tsk->thread.error_code = error_code;
  259. tsk->thread.trap_no = 14;
  260. info.si_signo = SIGBUS;
  261. info.si_errno = 0;
  262. info.si_code = BUS_ADRERR;
  263. info.si_addr = (void __user *)address;
  264. force_sig_info(SIGBUS, &info, tsk);
  265. return;
  266. vmalloc_fault:
  267. {
  268. /*
  269. * Synchronize this task's top level page-table
  270. * with the 'reference' page table.
  271. *
  272. * Do _not_ use "tsk" here. We might be inside
  273. * an interrupt in the middle of a task switch..
  274. */
  275. int offset = pgd_index(address);
  276. pgd_t *pgd, *pgd_k;
  277. pmd_t *pmd, *pmd_k;
  278. pte_t *pte_k;
  279. pgd = (pgd_t *)*(unsigned long *)MPTB;
  280. pgd = offset + (pgd_t *)pgd;
  281. pgd_k = init_mm.pgd + offset;
  282. if (!pgd_present(*pgd_k))
  283. goto no_context;
  284. /*
  285. * set_pgd(pgd, *pgd_k); here would be useless on PAE
  286. * and redundant with the set_pmd() on non-PAE.
  287. */
  288. pmd = pmd_offset(pgd, address);
  289. pmd_k = pmd_offset(pgd_k, address);
  290. if (!pmd_present(*pmd_k))
  291. goto no_context;
  292. set_pmd(pmd, *pmd_k);
  293. pte_k = pte_offset_kernel(pmd_k, address);
  294. if (!pte_present(*pte_k))
  295. goto no_context;
  296. addr = (address & PAGE_MASK);
  297. set_thread_fault_code(error_code);
  298. update_mmu_cache(NULL, addr, pte_k);
  299. set_thread_fault_code(0);
  300. return;
  301. }
  302. }
  303. /*======================================================================*
  304. * update_mmu_cache()
  305. *======================================================================*/
  306. #define TLB_MASK (NR_TLB_ENTRIES - 1)
  307. #define ITLB_END (unsigned long *)(ITLB_BASE + (NR_TLB_ENTRIES * 8))
  308. #define DTLB_END (unsigned long *)(DTLB_BASE + (NR_TLB_ENTRIES * 8))
  309. void update_mmu_cache(struct vm_area_struct *vma, unsigned long vaddr,
  310. pte_t *ptep)
  311. {
  312. volatile unsigned long *entry1, *entry2;
  313. unsigned long pte_data, flags;
  314. unsigned int *entry_dat;
  315. int inst = get_thread_fault_code() & ACE_INSTRUCTION;
  316. int i;
  317. /* Ptrace may call this routine. */
  318. if (vma && current->active_mm != vma->vm_mm)
  319. return;
  320. local_irq_save(flags);
  321. vaddr = (vaddr & PAGE_MASK) | get_asid();
  322. pte_data = pte_val(*ptep);
  323. #ifdef CONFIG_CHIP_OPSP
  324. entry1 = (unsigned long *)ITLB_BASE;
  325. for (i = 0; i < NR_TLB_ENTRIES; i++) {
  326. if (*entry1++ == vaddr) {
  327. set_tlb_data(entry1, pte_data);
  328. break;
  329. }
  330. entry1++;
  331. }
  332. entry2 = (unsigned long *)DTLB_BASE;
  333. for (i = 0; i < NR_TLB_ENTRIES; i++) {
  334. if (*entry2++ == vaddr) {
  335. set_tlb_data(entry2, pte_data);
  336. break;
  337. }
  338. entry2++;
  339. }
  340. #else
  341. /*
  342. * Update TLB entries
  343. * entry1: ITLB entry address
  344. * entry2: DTLB entry address
  345. */
  346. __asm__ __volatile__ (
  347. "seth %0, #high(%4) \n\t"
  348. "st %2, @(%5, %0) \n\t"
  349. "ldi %1, #1 \n\t"
  350. "st %1, @(%6, %0) \n\t"
  351. "add3 r4, %0, %7 \n\t"
  352. ".fillinsn \n"
  353. "1: \n\t"
  354. "ld %1, @(%6, %0) \n\t"
  355. "bnez %1, 1b \n\t"
  356. "ld %0, @r4+ \n\t"
  357. "ld %1, @r4 \n\t"
  358. "st %3, @+%0 \n\t"
  359. "st %3, @+%1 \n\t"
  360. : "=&r" (entry1), "=&r" (entry2)
  361. : "r" (vaddr), "r" (pte_data), "i" (MMU_REG_BASE),
  362. "i" (MSVA_offset), "i" (MTOP_offset), "i" (MIDXI_offset)
  363. : "r4", "memory"
  364. );
  365. #endif
  366. if ((!inst && entry2 >= DTLB_END) || (inst && entry1 >= ITLB_END))
  367. goto notfound;
  368. found:
  369. local_irq_restore(flags);
  370. return;
  371. /* Valid entry not found */
  372. notfound:
  373. /*
  374. * Update ITLB or DTLB entry
  375. * entry1: TLB entry address
  376. * entry2: TLB base address
  377. */
  378. if (!inst) {
  379. entry2 = (unsigned long *)DTLB_BASE;
  380. entry_dat = &tlb_entry_d;
  381. } else {
  382. entry2 = (unsigned long *)ITLB_BASE;
  383. entry_dat = &tlb_entry_i;
  384. }
  385. entry1 = entry2 + (((*entry_dat - 1) & TLB_MASK) << 1);
  386. for (i = 0 ; i < NR_TLB_ENTRIES ; i++) {
  387. if (!(entry1[1] & 2)) /* Valid bit check */
  388. break;
  389. if (entry1 != entry2)
  390. entry1 -= 2;
  391. else
  392. entry1 += TLB_MASK << 1;
  393. }
  394. if (i >= NR_TLB_ENTRIES) { /* Empty entry not found */
  395. entry1 = entry2 + (*entry_dat << 1);
  396. *entry_dat = (*entry_dat + 1) & TLB_MASK;
  397. }
  398. *entry1++ = vaddr; /* Set TLB tag */
  399. set_tlb_data(entry1, pte_data);
  400. goto found;
  401. }
  402. /*======================================================================*
  403. * flush_tlb_page() : flushes one page
  404. *======================================================================*/
  405. void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
  406. {
  407. if (vma->vm_mm && mm_context(vma->vm_mm) != NO_CONTEXT) {
  408. unsigned long flags;
  409. local_irq_save(flags);
  410. page &= PAGE_MASK;
  411. page |= (mm_context(vma->vm_mm) & MMU_CONTEXT_ASID_MASK);
  412. __flush_tlb_page(page);
  413. local_irq_restore(flags);
  414. }
  415. }
  416. /*======================================================================*
  417. * flush_tlb_range() : flushes a range of pages
  418. *======================================================================*/
  419. void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  420. unsigned long end)
  421. {
  422. struct mm_struct *mm;
  423. mm = vma->vm_mm;
  424. if (mm_context(mm) != NO_CONTEXT) {
  425. unsigned long flags;
  426. int size;
  427. local_irq_save(flags);
  428. size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
  429. if (size > (NR_TLB_ENTRIES / 4)) { /* Too many TLB to flush */
  430. mm_context(mm) = NO_CONTEXT;
  431. if (mm == current->mm)
  432. activate_context(mm);
  433. } else {
  434. unsigned long asid;
  435. asid = mm_context(mm) & MMU_CONTEXT_ASID_MASK;
  436. start &= PAGE_MASK;
  437. end += (PAGE_SIZE - 1);
  438. end &= PAGE_MASK;
  439. start |= asid;
  440. end |= asid;
  441. while (start < end) {
  442. __flush_tlb_page(start);
  443. start += PAGE_SIZE;
  444. }
  445. }
  446. local_irq_restore(flags);
  447. }
  448. }
  449. /*======================================================================*
  450. * flush_tlb_mm() : flushes the specified mm context TLB's
  451. *======================================================================*/
  452. void local_flush_tlb_mm(struct mm_struct *mm)
  453. {
  454. /* Invalidate all TLB of this process. */
  455. /* Instead of invalidating each TLB, we get new MMU context. */
  456. if (mm_context(mm) != NO_CONTEXT) {
  457. unsigned long flags;
  458. local_irq_save(flags);
  459. mm_context(mm) = NO_CONTEXT;
  460. if (mm == current->mm)
  461. activate_context(mm);
  462. local_irq_restore(flags);
  463. }
  464. }
  465. /*======================================================================*
  466. * flush_tlb_all() : flushes all processes TLBs
  467. *======================================================================*/
  468. void local_flush_tlb_all(void)
  469. {
  470. unsigned long flags;
  471. local_irq_save(flags);
  472. __flush_tlb_all();
  473. local_irq_restore(flags);
  474. }
  475. /*======================================================================*
  476. * init_mmu()
  477. *======================================================================*/
  478. void __init init_mmu(void)
  479. {
  480. tlb_entry_i = 0;
  481. tlb_entry_d = 0;
  482. mmu_context_cache = MMU_CONTEXT_FIRST_VERSION;
  483. set_asid(mmu_context_cache & MMU_CONTEXT_ASID_MASK);
  484. *(volatile unsigned long *)MPTB = (unsigned long)swapper_pg_dir;
  485. }