proc-v7.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #ifdef CONFIG_ARM_LPAE
  21. #include "proc-v7-3level.S"
  22. #else
  23. #include "proc-v7-2level.S"
  24. #endif
  25. ENTRY(cpu_v7_proc_init)
  26. mov pc, lr
  27. ENDPROC(cpu_v7_proc_init)
  28. ENTRY(cpu_v7_proc_fin)
  29. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  30. bic r0, r0, #0x1000 @ ...i............
  31. bic r0, r0, #0x0006 @ .............ca.
  32. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  33. mov pc, lr
  34. ENDPROC(cpu_v7_proc_fin)
  35. /*
  36. * cpu_v7_reset(loc)
  37. *
  38. * Perform a soft reset of the system. Put the CPU into the
  39. * same state as it would be if it had been reset, and branch
  40. * to what would be the reset vector.
  41. *
  42. * - loc - location to jump to for soft reset
  43. *
  44. * This code must be executed using a flat identity mapping with
  45. * caches disabled.
  46. */
  47. .align 5
  48. .pushsection .idmap.text, "ax"
  49. ENTRY(cpu_v7_reset)
  50. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  51. bic r1, r1, #0x1 @ ...............m
  52. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  53. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  54. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D,flush TLB
  55. mcr p15, 0, ip, c7, c5, 6 @ flush BTC
  56. dsb
  57. isb
  58. mov pc, r0
  59. ENDPROC(cpu_v7_reset)
  60. .popsection
  61. /*
  62. * cpu_v7_do_idle()
  63. *
  64. * Idle the processor (eg, wait for interrupt).
  65. *
  66. * IRQs are already disabled.
  67. */
  68. ENTRY(cpu_v7_do_idle)
  69. dsb @ WFI may enter a low-power mode
  70. wfi
  71. mov pc, lr
  72. ENDPROC(cpu_v7_do_idle)
  73. ENTRY(cpu_v7_dcache_clean_area)
  74. ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
  75. ALT_UP_B(1f)
  76. mov pc, lr
  77. 1: dcache_line_size r2, r3
  78. 2: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  79. add r0, r0, r2
  80. subs r1, r1, r2
  81. bhi 2b
  82. dsb
  83. mov pc, lr
  84. ENDPROC(cpu_v7_dcache_clean_area)
  85. string cpu_v7_name, "ARMv7 Processor"
  86. .align
  87. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  88. .globl cpu_v7_suspend_size
  89. .equ cpu_v7_suspend_size, 4 * 8
  90. #ifdef CONFIG_ARM_CPU_SUSPEND
  91. ENTRY(cpu_v7_do_suspend)
  92. stmfd sp!, {r4 - r11, lr}
  93. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  94. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  95. stmia r0!, {r4 - r5}
  96. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  97. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  98. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  99. mrc p15, 0, r8, c1, c0, 0 @ Control register
  100. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  101. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  102. stmia r0, {r6 - r11}
  103. ldmfd sp!, {r4 - r11, pc}
  104. ENDPROC(cpu_v7_do_suspend)
  105. ENTRY(cpu_v7_do_resume)
  106. mov ip, #0
  107. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  108. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  109. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  110. ldmia r0!, {r4 - r5}
  111. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  112. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  113. ldmia r0, {r6 - r11}
  114. #ifndef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  115. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  116. #endif
  117. #ifndef CONFIG_ARM_LPAE
  118. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  119. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  120. #endif
  121. #ifndef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  122. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  123. #endif
  124. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  125. #ifndef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  126. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  127. #endif
  128. #ifdef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  129. mov r4, r0
  130. ldr r0, =0x3f806221
  131. smc #1
  132. mov r0, r4
  133. /* Flush TLB */
  134. mcr p15, 0, r0, c8, c3, 0
  135. dsb
  136. #endif
  137. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  138. teq r4, r9 @ Is it already set?
  139. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  140. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  141. ldr r4, =PRRR @ PRRR
  142. ldr r5, =NMRR @ NMRR
  143. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  144. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  145. isb
  146. dsb
  147. mov r0, r8 @ control register
  148. b cpu_resume_mmu
  149. ENDPROC(cpu_v7_do_resume)
  150. #endif
  151. __CPUINIT
  152. /*
  153. * __v7_setup
  154. *
  155. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  156. * on. Return in r0 the new CP15 C1 control register setting.
  157. *
  158. * This should be able to cover all ARMv7 cores.
  159. *
  160. * It is assumed that:
  161. * - cache type register is implemented
  162. */
  163. __v7_ca5mp_setup:
  164. __v7_ca9mp_setup:
  165. mov r10, #(1 << 0) @ TLB ops broadcasting
  166. b 1f
  167. __v7_ca7mp_setup:
  168. __v7_ca15mp_setup:
  169. mov r10, #0
  170. 1:
  171. #ifdef CONFIG_SMP
  172. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  173. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  174. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  175. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  176. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  177. mcreq p15, 0, r0, c1, c0, 1
  178. #endif
  179. __v7_setup:
  180. adr r12, __v7_setup_stack @ the local stack
  181. stmia r12, {r0-r5, r7, r9, r11, lr}
  182. bl v7_flush_dcache_louis
  183. ldmia r12, {r0-r5, r7, r9, r11, lr}
  184. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  185. and r10, r0, #0xff000000 @ ARM?
  186. teq r10, #0x41000000
  187. bne 3f
  188. and r5, r0, #0x00f00000 @ variant
  189. and r6, r0, #0x0000000f @ revision
  190. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  191. ubfx r0, r0, #4, #12 @ primary part number
  192. /* Cortex-A8 Errata */
  193. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  194. teq r0, r10
  195. bne 2f
  196. #ifdef CONFIG_ARM_ERRATA_430973
  197. teq r5, #0x00100000 @ only present in r1p*
  198. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  199. orreq r10, r10, #(1 << 6) @ set IBE to 1
  200. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  201. #endif
  202. #ifdef CONFIG_ARM_ERRATA_458693
  203. teq r6, #0x20 @ only present in r2p0
  204. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  205. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  206. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  207. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  208. #endif
  209. #ifdef CONFIG_ARM_ERRATA_460075
  210. teq r6, #0x20 @ only present in r2p0
  211. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  212. tsteq r10, #1 << 22
  213. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  214. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  215. #endif
  216. b 3f
  217. /* Cortex-A9 Errata */
  218. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  219. teq r0, r10
  220. bne 3f
  221. #ifdef CONFIG_ARM_ERRATA_742230
  222. cmp r6, #0x22 @ only present up to r2p2
  223. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  224. orrle r10, r10, #1 << 4 @ set bit #4
  225. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  226. #endif
  227. #ifdef CONFIG_ARM_ERRATA_742231
  228. teq r6, #0x20 @ present in r2p0
  229. teqne r6, #0x21 @ present in r2p1
  230. teqne r6, #0x22 @ present in r2p2
  231. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  232. orreq r10, r10, #1 << 12 @ set bit #12
  233. orreq r10, r10, #1 << 22 @ set bit #22
  234. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  235. #endif
  236. #ifdef CONFIG_ARM_ERRATA_743622
  237. teq r5, #0x00200000 @ only present in r2p*
  238. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  239. orreq r10, r10, #1 << 6 @ set bit #6
  240. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  241. #endif
  242. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  243. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  244. ALT_UP_B(1f)
  245. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  246. orrlt r10, r10, #1 << 11 @ set bit #11
  247. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  248. 1:
  249. #endif
  250. 3: mov r10, #0
  251. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  252. #ifdef CONFIG_MMU
  253. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  254. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  255. ldr r5, =PRRR @ PRRR
  256. ldr r6, =NMRR @ NMRR
  257. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  258. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  259. #endif
  260. dsb @ Complete invalidations
  261. #if defined(CONFIG_ARCH_MSM_SCORPION) && !defined(CONFIG_MSM_SMP)
  262. mov r0, #0x33
  263. mcr p15, 3, r0, c15, c0, 3 @ set L2CR1
  264. #endif
  265. #if defined (CONFIG_ARCH_MSM_SCORPION)
  266. mrc p15, 0, r0, c1, c0, 1 @ read ACTLR
  267. #ifdef CONFIG_CPU_CACHE_ERR_REPORT
  268. orr r0, r0, #0x37 @ turn on L1/L2 error reporting
  269. #else
  270. bic r0, r0, #0x37
  271. #endif
  272. #if defined (CONFIG_ARCH_MSM_SCORPIONMP)
  273. orr r0, r0, #0x1 << 24 @ optimal setting for Scorpion MP
  274. #endif
  275. #ifndef CONFIG_ARCH_MSM_KRAIT
  276. mcr p15, 0, r0, c1, c0, 1 @ write ACTLR
  277. #endif
  278. #endif
  279. #if defined (CONFIG_ARCH_MSM_SCORPIONMP)
  280. mrc p15, 3, r0, c15, c0, 2 @ optimal setting for Scorpion MP
  281. orr r0, r0, #0x1 << 21
  282. mcr p15, 3, r0, c15, c0, 2
  283. #endif
  284. #ifndef CONFIG_ARM_THUMBEE
  285. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  286. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  287. teq r0, #(1 << 12) @ check if ThumbEE is present
  288. bne 1f
  289. mov r5, #0
  290. mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
  291. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  292. orr r0, r0, #1 @ set the 1st bit in order to
  293. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  294. 1:
  295. #endif
  296. adr r5, v7_crval
  297. ldmia r5, {r5, r6}
  298. #ifdef CONFIG_CPU_ENDIAN_BE8
  299. orr r6, r6, #1 << 25 @ big-endian page tables
  300. #endif
  301. #ifdef CONFIG_SWP_EMULATE
  302. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  303. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  304. #endif
  305. mrc p15, 0, r0, c1, c0, 0 @ read control register
  306. bic r0, r0, r5 @ clear bits them
  307. orr r0, r0, r6 @ set them
  308. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  309. mov pc, lr @ return to head.S:__ret
  310. ENDPROC(__v7_setup)
  311. .align 2
  312. __v7_setup_stack:
  313. .space 4 * 11 @ 11 registers
  314. __INITDATA
  315. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  316. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  317. .section ".rodata"
  318. string cpu_arch_name, "armv7"
  319. string cpu_elf_name, "v7"
  320. .align
  321. .section ".proc.info.init", #alloc, #execinstr
  322. /*
  323. * Standard v7 proc info content
  324. */
  325. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
  326. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  327. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  328. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  329. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  330. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  331. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  332. W(b) \initfunc
  333. .long cpu_arch_name
  334. .long cpu_elf_name
  335. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  336. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  337. .long cpu_v7_name
  338. .long v7_processor_functions
  339. .long v7wbi_tlb_fns
  340. .long v6_user_fns
  341. .long v7_cache_fns
  342. .endm
  343. #ifndef CONFIG_ARM_LPAE
  344. /*
  345. * ARM Ltd. Cortex A5 processor.
  346. */
  347. .type __v7_ca5mp_proc_info, #object
  348. __v7_ca5mp_proc_info:
  349. .long 0x410fc050
  350. .long 0xff0ffff0
  351. __v7_proc __v7_ca5mp_setup
  352. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  353. /*
  354. * ARM Ltd. Cortex A9 processor.
  355. */
  356. .type __v7_ca9mp_proc_info, #object
  357. __v7_ca9mp_proc_info:
  358. .long 0x410fc090
  359. .long 0xff0ffff0
  360. __v7_proc __v7_ca9mp_setup
  361. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  362. #endif /* CONFIG_ARM_LPAE */
  363. /*
  364. * ARM Ltd. Cortex A7 processor.
  365. */
  366. .type __v7_ca7mp_proc_info, #object
  367. __v7_ca7mp_proc_info:
  368. .long 0x410fc070
  369. .long 0xff0ffff0
  370. __v7_proc __v7_ca7mp_setup
  371. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  372. /*
  373. * ARM Ltd. Cortex A15 processor.
  374. */
  375. .type __v7_ca15mp_proc_info, #object
  376. __v7_ca15mp_proc_info:
  377. .long 0x410fc0f0
  378. .long 0xff0ffff0
  379. __v7_proc __v7_ca15mp_setup
  380. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  381. /*
  382. * Qualcomm Inc. Krait processors.
  383. */
  384. .type __krait_proc_info, #object
  385. __krait_proc_info:
  386. .long 0x510f0400 @ Required ID value
  387. .long 0xff0ffc00 @ Mask for ID
  388. /*
  389. * Some Krait processors don't indicate support for SDIV and UDIV
  390. * instructions in the ARM instruction set, even though they actually
  391. * do support them.
  392. */
  393. __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
  394. .size __krait_proc_info, . - __krait_proc_info
  395. /*
  396. * Match any ARMv7 processor core.
  397. */
  398. .type __v7_proc_info, #object
  399. __v7_proc_info:
  400. .long 0x000f0000 @ Required ID value
  401. .long 0x000f0000 @ Mask for ID
  402. __v7_proc __v7_setup
  403. .size __v7_proc_info, . - __v7_proc_info