abort-lv4t.S 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. #include <linux/linkage.h>
  2. #include <asm/assembler.h>
  3. /*
  4. * Function: v4t_late_abort
  5. *
  6. * Params : r2 = pt_regs
  7. * : r4 = aborted context pc
  8. * : r5 = aborted context psr
  9. *
  10. * Returns : r4-r5, r10-r11, r13 preserved
  11. *
  12. * Purpose : obtain information about current aborted instruction.
  13. * Note: we read user space. This means we might cause a data
  14. * abort here if the I-TLB and D-TLB aren't seeing the same
  15. * picture. Unfortunately, this does happen. We live with it.
  16. */
  17. ENTRY(v4t_late_abort)
  18. tst r5, #PSR_T_BIT @ check for thumb mode
  19. #ifdef CONFIG_CPU_CP15_MMU
  20. mrc p15, 0, r1, c5, c0, 0 @ get FSR
  21. mrc p15, 0, r0, c6, c0, 0 @ get FAR
  22. bic r1, r1, #1 << 11 | 1 << 10 @ clear bits 11 and 10 of FSR
  23. #else
  24. mov r0, #0 @ clear r0, r1 (no FSR/FAR)
  25. mov r1, #0
  26. #endif
  27. bne .data_thumb_abort
  28. ldr r8, [r4] @ read arm instruction
  29. tst r8, #1 << 20 @ L = 1 -> write?
  30. orreq r1, r1, #1 << 11 @ yes.
  31. and r7, r8, #15 << 24
  32. add pc, pc, r7, lsr #22 @ Now branch to the relevant processing routine
  33. nop
  34. /* 0 */ b .data_arm_lateldrhpost @ ldrh rd, [rn], #m/rm
  35. /* 1 */ b .data_arm_lateldrhpre @ ldrh rd, [rn, #m/rm]
  36. /* 2 */ b .data_unknown
  37. /* 3 */ b .data_unknown
  38. /* 4 */ b .data_arm_lateldrpostconst @ ldr rd, [rn], #m
  39. /* 5 */ b .data_arm_lateldrpreconst @ ldr rd, [rn, #m]
  40. /* 6 */ b .data_arm_lateldrpostreg @ ldr rd, [rn], rm
  41. /* 7 */ b .data_arm_lateldrprereg @ ldr rd, [rn, rm]
  42. /* 8 */ b .data_arm_ldmstm @ ldm*a rn, <rlist>
  43. /* 9 */ b .data_arm_ldmstm @ ldm*b rn, <rlist>
  44. /* a */ b .data_unknown
  45. /* b */ b .data_unknown
  46. /* c */ b do_DataAbort @ ldc rd, [rn], #m @ Same as ldr rd, [rn], #m
  47. /* d */ b do_DataAbort @ ldc rd, [rn, #m]
  48. /* e */ b .data_unknown
  49. /* f */
  50. .data_unknown: @ Part of jumptable
  51. mov r0, r4
  52. mov r1, r8
  53. b baddataabort
  54. .data_arm_ldmstm:
  55. tst r8, #1 << 21 @ check writeback bit
  56. beq do_DataAbort @ no writeback -> no fixup
  57. mov r7, #0x11
  58. orr r7, r7, #0x1100
  59. and r6, r8, r7
  60. and r9, r8, r7, lsl #1
  61. add r6, r6, r9, lsr #1
  62. and r9, r8, r7, lsl #2
  63. add r6, r6, r9, lsr #2
  64. and r9, r8, r7, lsl #3
  65. add r6, r6, r9, lsr #3
  66. add r6, r6, r6, lsr #8
  67. add r6, r6, r6, lsr #4
  68. and r6, r6, #15 @ r6 = no. of registers to transfer.
  69. and r9, r8, #15 << 16 @ Extract 'n' from instruction
  70. ldr r7, [r2, r9, lsr #14] @ Get register 'Rn'
  71. tst r8, #1 << 23 @ Check U bit
  72. subne r7, r7, r6, lsl #2 @ Undo increment
  73. addeq r7, r7, r6, lsl #2 @ Undo decrement
  74. str r7, [r2, r9, lsr #14] @ Put register 'Rn'
  75. b do_DataAbort
  76. .data_arm_lateldrhpre:
  77. tst r8, #1 << 21 @ Check writeback bit
  78. beq do_DataAbort @ No writeback -> no fixup
  79. .data_arm_lateldrhpost:
  80. and r9, r8, #0x00f @ get Rm / low nibble of immediate value
  81. tst r8, #1 << 22 @ if (immediate offset)
  82. andne r6, r8, #0xf00 @ { immediate high nibble
  83. orrne r6, r9, r6, lsr #4 @ combine nibbles } else
  84. ldreq r6, [r2, r9, lsl #2] @ { load Rm value }
  85. .data_arm_apply_r6_and_rn:
  86. and r9, r8, #15 << 16 @ Extract 'n' from instruction
  87. ldr r7, [r2, r9, lsr #14] @ Get register 'Rn'
  88. tst r8, #1 << 23 @ Check U bit
  89. subne r7, r7, r6 @ Undo incrmenet
  90. addeq r7, r7, r6 @ Undo decrement
  91. str r7, [r2, r9, lsr #14] @ Put register 'Rn'
  92. b do_DataAbort
  93. .data_arm_lateldrpreconst:
  94. tst r8, #1 << 21 @ check writeback bit
  95. beq do_DataAbort @ no writeback -> no fixup
  96. .data_arm_lateldrpostconst:
  97. movs r6, r8, lsl #20 @ Get offset
  98. beq do_DataAbort @ zero -> no fixup
  99. and r9, r8, #15 << 16 @ Extract 'n' from instruction
  100. ldr r7, [r2, r9, lsr #14] @ Get register 'Rn'
  101. tst r8, #1 << 23 @ Check U bit
  102. subne r7, r7, r6, lsr #20 @ Undo increment
  103. addeq r7, r7, r6, lsr #20 @ Undo decrement
  104. str r7, [r2, r9, lsr #14] @ Put register 'Rn'
  105. b do_DataAbort
  106. .data_arm_lateldrprereg:
  107. tst r8, #1 << 21 @ check writeback bit
  108. beq do_DataAbort @ no writeback -> no fixup
  109. .data_arm_lateldrpostreg:
  110. and r7, r8, #15 @ Extract 'm' from instruction
  111. ldr r6, [r2, r7, lsl #2] @ Get register 'Rm'
  112. mov r9, r8, lsr #7 @ get shift count
  113. ands r9, r9, #31
  114. and r7, r8, #0x70 @ get shift type
  115. orreq r7, r7, #8 @ shift count = 0
  116. add pc, pc, r7
  117. nop
  118. mov r6, r6, lsl r9 @ 0: LSL #!0
  119. b .data_arm_apply_r6_and_rn
  120. b .data_arm_apply_r6_and_rn @ 1: LSL #0
  121. nop
  122. b .data_unknown @ 2: MUL?
  123. nop
  124. b .data_unknown @ 3: MUL?
  125. nop
  126. mov r6, r6, lsr r9 @ 4: LSR #!0
  127. b .data_arm_apply_r6_and_rn
  128. mov r6, r6, lsr #32 @ 5: LSR #32
  129. b .data_arm_apply_r6_and_rn
  130. b .data_unknown @ 6: MUL?
  131. nop
  132. b .data_unknown @ 7: MUL?
  133. nop
  134. mov r6, r6, asr r9 @ 8: ASR #!0
  135. b .data_arm_apply_r6_and_rn
  136. mov r6, r6, asr #32 @ 9: ASR #32
  137. b .data_arm_apply_r6_and_rn
  138. b .data_unknown @ A: MUL?
  139. nop
  140. b .data_unknown @ B: MUL?
  141. nop
  142. mov r6, r6, ror r9 @ C: ROR #!0
  143. b .data_arm_apply_r6_and_rn
  144. mov r6, r6, rrx @ D: RRX
  145. b .data_arm_apply_r6_and_rn
  146. b .data_unknown @ E: MUL?
  147. nop
  148. b .data_unknown @ F: MUL?
  149. .data_thumb_abort:
  150. ldrh r8, [r4] @ read instruction
  151. tst r8, #1 << 11 @ L = 1 -> write?
  152. orreq r1, r1, #1 << 8 @ yes
  153. and r7, r8, #15 << 12
  154. add pc, pc, r7, lsr #10 @ lookup in table
  155. nop
  156. /* 0 */ b .data_unknown
  157. /* 1 */ b .data_unknown
  158. /* 2 */ b .data_unknown
  159. /* 3 */ b .data_unknown
  160. /* 4 */ b .data_unknown
  161. /* 5 */ b .data_thumb_reg
  162. /* 6 */ b do_DataAbort
  163. /* 7 */ b do_DataAbort
  164. /* 8 */ b do_DataAbort
  165. /* 9 */ b do_DataAbort
  166. /* A */ b .data_unknown
  167. /* B */ b .data_thumb_pushpop
  168. /* C */ b .data_thumb_ldmstm
  169. /* D */ b .data_unknown
  170. /* E */ b .data_unknown
  171. /* F */ b .data_unknown
  172. .data_thumb_reg:
  173. tst r8, #1 << 9
  174. beq do_DataAbort
  175. tst r8, #1 << 10 @ If 'S' (signed) bit is set
  176. movne r1, #0 @ it must be a load instr
  177. b do_DataAbort
  178. .data_thumb_pushpop:
  179. tst r8, #1 << 10
  180. beq .data_unknown
  181. and r6, r8, #0x55 @ hweight8(r8) + R bit
  182. and r9, r8, #0xaa
  183. add r6, r6, r9, lsr #1
  184. and r9, r6, #0xcc
  185. and r6, r6, #0x33
  186. add r6, r6, r9, lsr #2
  187. movs r7, r8, lsr #9 @ C = r8 bit 8 (R bit)
  188. adc r6, r6, r6, lsr #4 @ high + low nibble + R bit
  189. and r6, r6, #15 @ number of regs to transfer
  190. ldr r7, [r2, #13 << 2]
  191. tst r8, #1 << 11
  192. addeq r7, r7, r6, lsl #2 @ increment SP if PUSH
  193. subne r7, r7, r6, lsl #2 @ decrement SP if POP
  194. str r7, [r2, #13 << 2]
  195. b do_DataAbort
  196. .data_thumb_ldmstm:
  197. and r6, r8, #0x55 @ hweight8(r8)
  198. and r9, r8, #0xaa
  199. add r6, r6, r9, lsr #1
  200. and r9, r6, #0xcc
  201. and r6, r6, #0x33
  202. add r6, r6, r9, lsr #2
  203. add r6, r6, r6, lsr #4
  204. and r9, r8, #7 << 8
  205. ldr r7, [r2, r9, lsr #6]
  206. and r6, r6, #15 @ number of regs to transfer
  207. sub r7, r7, r6, lsl #2 @ always decrement
  208. str r7, [r2, r9, lsr #6]
  209. b do_DataAbort