irq-s3c2443.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /* linux/arch/arm/mach-s3c2443/irq.c
  2. *
  3. * Copyright (c) 2007 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/ioport.h>
  25. #include <linux/device.h>
  26. #include <linux/io.h>
  27. #include <mach/hardware.h>
  28. #include <asm/irq.h>
  29. #include <asm/mach/irq.h>
  30. #include <mach/regs-irq.h>
  31. #include <mach/regs-gpio.h>
  32. #include <plat/cpu.h>
  33. #include <plat/pm.h>
  34. #include <plat/irq.h>
  35. #define INTMSK(start, end) ((1 << ((end) + 1 - (start))) - 1)
  36. static inline void s3c2443_irq_demux(unsigned int irq, unsigned int len)
  37. {
  38. unsigned int subsrc, submsk;
  39. unsigned int end;
  40. /* read the current pending interrupts, and the mask
  41. * for what it is available */
  42. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  43. submsk = __raw_readl(S3C2410_INTSUBMSK);
  44. subsrc &= ~submsk;
  45. subsrc >>= (irq - S3C2410_IRQSUB(0));
  46. subsrc &= (1 << len)-1;
  47. end = len + irq;
  48. for (; irq < end && subsrc; irq++) {
  49. if (subsrc & 1)
  50. generic_handle_irq(irq);
  51. subsrc >>= 1;
  52. }
  53. }
  54. /* WDT/AC97 sub interrupts */
  55. static void s3c2443_irq_demux_wdtac97(unsigned int irq, struct irq_desc *desc)
  56. {
  57. s3c2443_irq_demux(IRQ_S3C2443_WDT, 4);
  58. }
  59. #define INTMSK_WDTAC97 (1UL << (IRQ_WDT - IRQ_EINT0))
  60. #define SUBMSK_WDTAC97 INTMSK(IRQ_S3C2443_WDT, IRQ_S3C2443_AC97)
  61. static void s3c2443_irq_wdtac97_mask(struct irq_data *data)
  62. {
  63. s3c_irqsub_mask(data->irq, INTMSK_WDTAC97, SUBMSK_WDTAC97);
  64. }
  65. static void s3c2443_irq_wdtac97_unmask(struct irq_data *data)
  66. {
  67. s3c_irqsub_unmask(data->irq, INTMSK_WDTAC97);
  68. }
  69. static void s3c2443_irq_wdtac97_ack(struct irq_data *data)
  70. {
  71. s3c_irqsub_maskack(data->irq, INTMSK_WDTAC97, SUBMSK_WDTAC97);
  72. }
  73. static struct irq_chip s3c2443_irq_wdtac97 = {
  74. .irq_mask = s3c2443_irq_wdtac97_mask,
  75. .irq_unmask = s3c2443_irq_wdtac97_unmask,
  76. .irq_ack = s3c2443_irq_wdtac97_ack,
  77. };
  78. /* LCD sub interrupts */
  79. static void s3c2443_irq_demux_lcd(unsigned int irq, struct irq_desc *desc)
  80. {
  81. s3c2443_irq_demux(IRQ_S3C2443_LCD1, 4);
  82. }
  83. #define INTMSK_LCD (1UL << (IRQ_LCD - IRQ_EINT0))
  84. #define SUBMSK_LCD INTMSK(IRQ_S3C2443_LCD1, IRQ_S3C2443_LCD4)
  85. static void s3c2443_irq_lcd_mask(struct irq_data *data)
  86. {
  87. s3c_irqsub_mask(data->irq, INTMSK_LCD, SUBMSK_LCD);
  88. }
  89. static void s3c2443_irq_lcd_unmask(struct irq_data *data)
  90. {
  91. s3c_irqsub_unmask(data->irq, INTMSK_LCD);
  92. }
  93. static void s3c2443_irq_lcd_ack(struct irq_data *data)
  94. {
  95. s3c_irqsub_maskack(data->irq, INTMSK_LCD, SUBMSK_LCD);
  96. }
  97. static struct irq_chip s3c2443_irq_lcd = {
  98. .irq_mask = s3c2443_irq_lcd_mask,
  99. .irq_unmask = s3c2443_irq_lcd_unmask,
  100. .irq_ack = s3c2443_irq_lcd_ack,
  101. };
  102. /* DMA sub interrupts */
  103. static void s3c2443_irq_demux_dma(unsigned int irq, struct irq_desc *desc)
  104. {
  105. s3c2443_irq_demux(IRQ_S3C2443_DMA0, 6);
  106. }
  107. #define INTMSK_DMA (1UL << (IRQ_S3C2443_DMA - IRQ_EINT0))
  108. #define SUBMSK_DMA INTMSK(IRQ_S3C2443_DMA0, IRQ_S3C2443_DMA5)
  109. static void s3c2443_irq_dma_mask(struct irq_data *data)
  110. {
  111. s3c_irqsub_mask(data->irq, INTMSK_DMA, SUBMSK_DMA);
  112. }
  113. static void s3c2443_irq_dma_unmask(struct irq_data *data)
  114. {
  115. s3c_irqsub_unmask(data->irq, INTMSK_DMA);
  116. }
  117. static void s3c2443_irq_dma_ack(struct irq_data *data)
  118. {
  119. s3c_irqsub_maskack(data->irq, INTMSK_DMA, SUBMSK_DMA);
  120. }
  121. static struct irq_chip s3c2443_irq_dma = {
  122. .irq_mask = s3c2443_irq_dma_mask,
  123. .irq_unmask = s3c2443_irq_dma_unmask,
  124. .irq_ack = s3c2443_irq_dma_ack,
  125. };
  126. /* UART3 sub interrupts */
  127. static void s3c2443_irq_demux_uart3(unsigned int irq, struct irq_desc *desc)
  128. {
  129. s3c2443_irq_demux(IRQ_S3C2443_RX3, 3);
  130. }
  131. #define INTMSK_UART3 (1UL << (IRQ_S3C2443_UART3 - IRQ_EINT0))
  132. #define SUBMSK_UART3 (0x7 << (IRQ_S3C2443_RX3 - S3C2410_IRQSUB(0)))
  133. static void s3c2443_irq_uart3_mask(struct irq_data *data)
  134. {
  135. s3c_irqsub_mask(data->irq, INTMSK_UART3, SUBMSK_UART3);
  136. }
  137. static void s3c2443_irq_uart3_unmask(struct irq_data *data)
  138. {
  139. s3c_irqsub_unmask(data->irq, INTMSK_UART3);
  140. }
  141. static void s3c2443_irq_uart3_ack(struct irq_data *data)
  142. {
  143. s3c_irqsub_maskack(data->irq, INTMSK_UART3, SUBMSK_UART3);
  144. }
  145. static struct irq_chip s3c2443_irq_uart3 = {
  146. .irq_mask = s3c2443_irq_uart3_mask,
  147. .irq_unmask = s3c2443_irq_uart3_unmask,
  148. .irq_ack = s3c2443_irq_uart3_ack,
  149. };
  150. /* CAM sub interrupts */
  151. static void s3c2443_irq_demux_cam(unsigned int irq, struct irq_desc *desc)
  152. {
  153. s3c2443_irq_demux(IRQ_S3C2440_CAM_C, 4);
  154. }
  155. #define INTMSK_CAM (1UL << (IRQ_CAM - IRQ_EINT0))
  156. #define SUBMSK_CAM INTMSK(IRQ_S3C2440_CAM_C, IRQ_S3C2440_CAM_P)
  157. static void s3c2443_irq_cam_mask(struct irq_data *data)
  158. {
  159. s3c_irqsub_mask(data->irq, INTMSK_CAM, SUBMSK_CAM);
  160. }
  161. static void s3c2443_irq_cam_unmask(struct irq_data *data)
  162. {
  163. s3c_irqsub_unmask(data->irq, INTMSK_CAM);
  164. }
  165. static void s3c2443_irq_cam_ack(struct irq_data *data)
  166. {
  167. s3c_irqsub_maskack(data->irq, INTMSK_CAM, SUBMSK_CAM);
  168. }
  169. static struct irq_chip s3c2443_irq_cam = {
  170. .irq_mask = s3c2443_irq_cam_mask,
  171. .irq_unmask = s3c2443_irq_cam_unmask,
  172. .irq_ack = s3c2443_irq_cam_ack,
  173. };
  174. /* IRQ initialisation code */
  175. static int __init s3c2443_add_sub(unsigned int base,
  176. void (*demux)(unsigned int,
  177. struct irq_desc *),
  178. struct irq_chip *chip,
  179. unsigned int start, unsigned int end)
  180. {
  181. unsigned int irqno;
  182. irq_set_chip_and_handler(base, &s3c_irq_level_chip, handle_level_irq);
  183. irq_set_chained_handler(base, demux);
  184. for (irqno = start; irqno <= end; irqno++) {
  185. irq_set_chip_and_handler(irqno, chip, handle_level_irq);
  186. set_irq_flags(irqno, IRQF_VALID);
  187. }
  188. return 0;
  189. }
  190. static int __init s3c2443_irq_add(struct device *dev,
  191. struct subsys_interface *sif)
  192. {
  193. printk("S3C2443: IRQ Support\n");
  194. s3c2443_add_sub(IRQ_CAM, s3c2443_irq_demux_cam, &s3c2443_irq_cam,
  195. IRQ_S3C2440_CAM_C, IRQ_S3C2440_CAM_P);
  196. s3c2443_add_sub(IRQ_LCD, s3c2443_irq_demux_lcd, &s3c2443_irq_lcd,
  197. IRQ_S3C2443_LCD1, IRQ_S3C2443_LCD4);
  198. s3c2443_add_sub(IRQ_S3C2443_DMA, s3c2443_irq_demux_dma,
  199. &s3c2443_irq_dma, IRQ_S3C2443_DMA0, IRQ_S3C2443_DMA5);
  200. s3c2443_add_sub(IRQ_S3C2443_UART3, s3c2443_irq_demux_uart3,
  201. &s3c2443_irq_uart3,
  202. IRQ_S3C2443_RX3, IRQ_S3C2443_ERR3);
  203. s3c2443_add_sub(IRQ_WDT, s3c2443_irq_demux_wdtac97,
  204. &s3c2443_irq_wdtac97,
  205. IRQ_S3C2443_WDT, IRQ_S3C2443_AC97);
  206. return 0;
  207. }
  208. static struct subsys_interface s3c2443_irq_interface = {
  209. .name = "s3c2443_irq",
  210. .subsys = &s3c2443_subsys,
  211. .add_dev = s3c2443_irq_add,
  212. };
  213. static int __init s3c2443_irq_init(void)
  214. {
  215. return subsys_interface_register(&s3c2443_irq_interface);
  216. }
  217. arch_initcall(s3c2443_irq_init);