clock-mx28.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  17. */
  18. #include <linux/mm.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/clkdev.h>
  24. #include <linux/spinlock.h>
  25. #include <asm/clkdev.h>
  26. #include <asm/div64.h>
  27. #include <mach/mx28.h>
  28. #include <mach/common.h>
  29. #include <mach/clock.h>
  30. #include <mach/digctl.h>
  31. #include "regs-clkctrl-mx28.h"
  32. #define CLKCTRL_BASE_ADDR MX28_IO_ADDRESS(MX28_CLKCTRL_BASE_ADDR)
  33. #define DIGCTRL_BASE_ADDR MX28_IO_ADDRESS(MX28_DIGCTL_BASE_ADDR)
  34. #define PARENT_RATE_SHIFT 8
  35. static struct clk pll2_clk;
  36. static struct clk cpu_clk;
  37. static struct clk emi_clk;
  38. static struct clk saif0_clk;
  39. static struct clk saif1_clk;
  40. static struct clk clk32k_clk;
  41. static DEFINE_SPINLOCK(clkmux_lock);
  42. /*
  43. * HW_SAIF_CLKMUX_SEL:
  44. * DIRECT(0x0): SAIF0 clock pins selected for SAIF0 input clocks, and SAIF1
  45. * clock pins selected for SAIF1 input clocks.
  46. * CROSSINPUT(0x1): SAIF1 clock inputs selected for SAIF0 input clocks, and
  47. * SAIF0 clock inputs selected for SAIF1 input clocks.
  48. * EXTMSTR0(0x2): SAIF0 clock pin selected for both SAIF0 and SAIF1 input
  49. * clocks.
  50. * EXTMSTR1(0x3): SAIF1 clock pin selected for both SAIF0 and SAIF1 input
  51. * clocks.
  52. */
  53. int mxs_saif_clkmux_select(unsigned int clkmux)
  54. {
  55. if (clkmux > 0x3)
  56. return -EINVAL;
  57. spin_lock(&clkmux_lock);
  58. __raw_writel(BM_DIGCTL_CTRL_SAIF_CLKMUX,
  59. DIGCTRL_BASE_ADDR + HW_DIGCTL_CTRL + MXS_CLR_ADDR);
  60. __raw_writel(clkmux << BP_DIGCTL_CTRL_SAIF_CLKMUX,
  61. DIGCTRL_BASE_ADDR + HW_DIGCTL_CTRL + MXS_SET_ADDR);
  62. spin_unlock(&clkmux_lock);
  63. return 0;
  64. }
  65. static int _raw_clk_enable(struct clk *clk)
  66. {
  67. u32 reg;
  68. if (clk->enable_reg) {
  69. reg = __raw_readl(clk->enable_reg);
  70. reg &= ~(1 << clk->enable_shift);
  71. __raw_writel(reg, clk->enable_reg);
  72. }
  73. return 0;
  74. }
  75. static void _raw_clk_disable(struct clk *clk)
  76. {
  77. u32 reg;
  78. if (clk->enable_reg) {
  79. reg = __raw_readl(clk->enable_reg);
  80. reg |= 1 << clk->enable_shift;
  81. __raw_writel(reg, clk->enable_reg);
  82. }
  83. }
  84. /*
  85. * ref_xtal_clk
  86. */
  87. static unsigned long ref_xtal_clk_get_rate(struct clk *clk)
  88. {
  89. return 24000000;
  90. }
  91. static struct clk ref_xtal_clk = {
  92. .get_rate = ref_xtal_clk_get_rate,
  93. };
  94. /*
  95. * pll_clk
  96. */
  97. static unsigned long pll0_clk_get_rate(struct clk *clk)
  98. {
  99. return 480000000;
  100. }
  101. static unsigned long pll1_clk_get_rate(struct clk *clk)
  102. {
  103. return 480000000;
  104. }
  105. static unsigned long pll2_clk_get_rate(struct clk *clk)
  106. {
  107. return 50000000;
  108. }
  109. #define _CLK_ENABLE_PLL(name, r, g) \
  110. static int name##_enable(struct clk *clk) \
  111. { \
  112. __raw_writel(BM_CLKCTRL_##r##CTRL0_POWER, \
  113. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  114. udelay(10); \
  115. \
  116. if (clk == &pll2_clk) \
  117. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  118. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  119. else \
  120. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  121. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  122. \
  123. return 0; \
  124. }
  125. _CLK_ENABLE_PLL(pll0_clk, PLL0, EN_USB_CLKS)
  126. _CLK_ENABLE_PLL(pll1_clk, PLL1, EN_USB_CLKS)
  127. _CLK_ENABLE_PLL(pll2_clk, PLL2, CLKGATE)
  128. #define _CLK_DISABLE_PLL(name, r, g) \
  129. static void name##_disable(struct clk *clk) \
  130. { \
  131. __raw_writel(BM_CLKCTRL_##r##CTRL0_POWER, \
  132. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  133. \
  134. if (clk == &pll2_clk) \
  135. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  136. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  137. else \
  138. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  139. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  140. \
  141. }
  142. _CLK_DISABLE_PLL(pll0_clk, PLL0, EN_USB_CLKS)
  143. _CLK_DISABLE_PLL(pll1_clk, PLL1, EN_USB_CLKS)
  144. _CLK_DISABLE_PLL(pll2_clk, PLL2, CLKGATE)
  145. #define _DEFINE_CLOCK_PLL(name) \
  146. static struct clk name = { \
  147. .get_rate = name##_get_rate, \
  148. .enable = name##_enable, \
  149. .disable = name##_disable, \
  150. .parent = &ref_xtal_clk, \
  151. }
  152. _DEFINE_CLOCK_PLL(pll0_clk);
  153. _DEFINE_CLOCK_PLL(pll1_clk);
  154. _DEFINE_CLOCK_PLL(pll2_clk);
  155. /*
  156. * ref_clk
  157. */
  158. #define _CLK_GET_RATE_REF(name, sr, ss) \
  159. static unsigned long name##_get_rate(struct clk *clk) \
  160. { \
  161. unsigned long parent_rate; \
  162. u32 reg, div; \
  163. \
  164. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##sr); \
  165. div = (reg >> BP_CLKCTRL_##sr##_##ss##FRAC) & 0x3f; \
  166. parent_rate = clk_get_rate(clk->parent); \
  167. \
  168. return SH_DIV((parent_rate >> PARENT_RATE_SHIFT) * 18, \
  169. div, PARENT_RATE_SHIFT); \
  170. }
  171. _CLK_GET_RATE_REF(ref_cpu_clk, FRAC0, CPU)
  172. _CLK_GET_RATE_REF(ref_emi_clk, FRAC0, EMI)
  173. _CLK_GET_RATE_REF(ref_io0_clk, FRAC0, IO0)
  174. _CLK_GET_RATE_REF(ref_io1_clk, FRAC0, IO1)
  175. _CLK_GET_RATE_REF(ref_pix_clk, FRAC1, PIX)
  176. _CLK_GET_RATE_REF(ref_gpmi_clk, FRAC1, GPMI)
  177. #define _DEFINE_CLOCK_REF(name, er, es) \
  178. static struct clk name = { \
  179. .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \
  180. .enable_shift = BP_CLKCTRL_##er##_CLKGATE##es, \
  181. .get_rate = name##_get_rate, \
  182. .enable = _raw_clk_enable, \
  183. .disable = _raw_clk_disable, \
  184. .parent = &pll0_clk, \
  185. }
  186. _DEFINE_CLOCK_REF(ref_cpu_clk, FRAC0, CPU);
  187. _DEFINE_CLOCK_REF(ref_emi_clk, FRAC0, EMI);
  188. _DEFINE_CLOCK_REF(ref_io0_clk, FRAC0, IO0);
  189. _DEFINE_CLOCK_REF(ref_io1_clk, FRAC0, IO1);
  190. _DEFINE_CLOCK_REF(ref_pix_clk, FRAC1, PIX);
  191. _DEFINE_CLOCK_REF(ref_gpmi_clk, FRAC1, GPMI);
  192. /*
  193. * General clocks
  194. *
  195. * clk_get_rate
  196. */
  197. static unsigned long lradc_clk_get_rate(struct clk *clk)
  198. {
  199. return clk_get_rate(clk->parent) / 16;
  200. }
  201. static unsigned long rtc_clk_get_rate(struct clk *clk)
  202. {
  203. /* ref_xtal_clk is implemented as the only parent */
  204. return clk_get_rate(clk->parent) / 768;
  205. }
  206. static unsigned long clk32k_clk_get_rate(struct clk *clk)
  207. {
  208. return clk->parent->get_rate(clk->parent) / 750;
  209. }
  210. static unsigned long spdif_clk_get_rate(struct clk *clk)
  211. {
  212. return clk_get_rate(clk->parent) / 4;
  213. }
  214. #define _CLK_GET_RATE(name, rs) \
  215. static unsigned long name##_get_rate(struct clk *clk) \
  216. { \
  217. u32 reg, div; \
  218. \
  219. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  220. \
  221. if (clk->parent == &ref_xtal_clk) \
  222. div = (reg & BM_CLKCTRL_##rs##_DIV_XTAL) >> \
  223. BP_CLKCTRL_##rs##_DIV_XTAL; \
  224. else \
  225. div = (reg & BM_CLKCTRL_##rs##_DIV_##rs) >> \
  226. BP_CLKCTRL_##rs##_DIV_##rs; \
  227. \
  228. if (!div) \
  229. return -EINVAL; \
  230. \
  231. return clk_get_rate(clk->parent) / div; \
  232. }
  233. _CLK_GET_RATE(cpu_clk, CPU)
  234. _CLK_GET_RATE(emi_clk, EMI)
  235. #define _CLK_GET_RATE1(name, rs) \
  236. static unsigned long name##_get_rate(struct clk *clk) \
  237. { \
  238. u32 reg, div; \
  239. \
  240. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  241. div = (reg & BM_CLKCTRL_##rs##_DIV) >> BP_CLKCTRL_##rs##_DIV; \
  242. \
  243. if (!div) \
  244. return -EINVAL; \
  245. \
  246. if (clk == &saif0_clk || clk == &saif1_clk) \
  247. return clk_get_rate(clk->parent) >> 16 * div; \
  248. else \
  249. return clk_get_rate(clk->parent) / div; \
  250. }
  251. _CLK_GET_RATE1(hbus_clk, HBUS)
  252. _CLK_GET_RATE1(xbus_clk, XBUS)
  253. _CLK_GET_RATE1(ssp0_clk, SSP0)
  254. _CLK_GET_RATE1(ssp1_clk, SSP1)
  255. _CLK_GET_RATE1(ssp2_clk, SSP2)
  256. _CLK_GET_RATE1(ssp3_clk, SSP3)
  257. _CLK_GET_RATE1(gpmi_clk, GPMI)
  258. _CLK_GET_RATE1(lcdif_clk, DIS_LCDIF)
  259. _CLK_GET_RATE1(saif0_clk, SAIF0)
  260. _CLK_GET_RATE1(saif1_clk, SAIF1)
  261. #define _CLK_GET_RATE_STUB(name) \
  262. static unsigned long name##_get_rate(struct clk *clk) \
  263. { \
  264. return clk_get_rate(clk->parent); \
  265. }
  266. _CLK_GET_RATE_STUB(uart_clk)
  267. _CLK_GET_RATE_STUB(pwm_clk)
  268. _CLK_GET_RATE_STUB(can0_clk)
  269. _CLK_GET_RATE_STUB(can1_clk)
  270. _CLK_GET_RATE_STUB(fec_clk)
  271. /*
  272. * clk_set_rate
  273. */
  274. /* fool compiler */
  275. #define BM_CLKCTRL_CPU_DIV 0
  276. #define BP_CLKCTRL_CPU_DIV 0
  277. #define BM_CLKCTRL_CPU_BUSY 0
  278. #define _CLK_SET_RATE(name, dr, fr, fs) \
  279. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  280. { \
  281. u32 reg, bm_busy, div_max, d, f, div, frac; \
  282. unsigned long diff, parent_rate, calc_rate; \
  283. \
  284. div_max = BM_CLKCTRL_##dr##_DIV >> BP_CLKCTRL_##dr##_DIV; \
  285. bm_busy = BM_CLKCTRL_##dr##_BUSY; \
  286. \
  287. if (clk->parent == &ref_xtal_clk) { \
  288. parent_rate = clk_get_rate(clk->parent); \
  289. div = DIV_ROUND_UP(parent_rate, rate); \
  290. if (clk == &cpu_clk) { \
  291. div_max = BM_CLKCTRL_CPU_DIV_XTAL >> \
  292. BP_CLKCTRL_CPU_DIV_XTAL; \
  293. bm_busy = BM_CLKCTRL_CPU_BUSY_REF_XTAL; \
  294. } \
  295. if (div == 0 || div > div_max) \
  296. return -EINVAL; \
  297. } else { \
  298. /* \
  299. * hack alert: this block modifies clk->parent, too, \
  300. * so the base to use it the grand parent. \
  301. */ \
  302. parent_rate = clk_get_rate(clk->parent->parent); \
  303. rate >>= PARENT_RATE_SHIFT; \
  304. parent_rate >>= PARENT_RATE_SHIFT; \
  305. diff = parent_rate; \
  306. div = frac = 1; \
  307. if (clk == &cpu_clk) { \
  308. div_max = BM_CLKCTRL_CPU_DIV_CPU >> \
  309. BP_CLKCTRL_CPU_DIV_CPU; \
  310. bm_busy = BM_CLKCTRL_CPU_BUSY_REF_CPU; \
  311. } \
  312. for (d = 1; d <= div_max; d++) { \
  313. f = parent_rate * 18 / d / rate; \
  314. if ((parent_rate * 18 / d) % rate) \
  315. f++; \
  316. if (f < 18 || f > 35) \
  317. continue; \
  318. \
  319. calc_rate = parent_rate * 18 / f / d; \
  320. if (calc_rate > rate) \
  321. continue; \
  322. \
  323. if (rate - calc_rate < diff) { \
  324. frac = f; \
  325. div = d; \
  326. diff = rate - calc_rate; \
  327. } \
  328. \
  329. if (diff == 0) \
  330. break; \
  331. } \
  332. \
  333. if (diff == parent_rate) \
  334. return -EINVAL; \
  335. \
  336. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##fr); \
  337. reg &= ~BM_CLKCTRL_##fr##_##fs##FRAC; \
  338. reg |= frac << BP_CLKCTRL_##fr##_##fs##FRAC; \
  339. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##fr); \
  340. } \
  341. \
  342. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  343. if (clk == &cpu_clk) { \
  344. reg &= ~BM_CLKCTRL_CPU_DIV_CPU; \
  345. reg |= div << BP_CLKCTRL_CPU_DIV_CPU; \
  346. } else { \
  347. reg &= ~BM_CLKCTRL_##dr##_DIV; \
  348. reg |= div << BP_CLKCTRL_##dr##_DIV; \
  349. if (reg & (1 << clk->enable_shift)) { \
  350. pr_err("%s: clock is gated\n", __func__); \
  351. return -EINVAL; \
  352. } \
  353. } \
  354. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  355. \
  356. return mxs_clkctrl_timeout(HW_CLKCTRL_##dr, bm_busy); \
  357. }
  358. _CLK_SET_RATE(cpu_clk, CPU, FRAC0, CPU)
  359. _CLK_SET_RATE(ssp0_clk, SSP0, FRAC0, IO0)
  360. _CLK_SET_RATE(ssp1_clk, SSP1, FRAC0, IO0)
  361. _CLK_SET_RATE(ssp2_clk, SSP2, FRAC0, IO1)
  362. _CLK_SET_RATE(ssp3_clk, SSP3, FRAC0, IO1)
  363. _CLK_SET_RATE(lcdif_clk, DIS_LCDIF, FRAC1, PIX)
  364. _CLK_SET_RATE(gpmi_clk, GPMI, FRAC1, GPMI)
  365. #define _CLK_SET_RATE1(name, dr) \
  366. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  367. { \
  368. u32 reg, div_max, div; \
  369. unsigned long parent_rate; \
  370. \
  371. parent_rate = clk_get_rate(clk->parent); \
  372. div_max = BM_CLKCTRL_##dr##_DIV >> BP_CLKCTRL_##dr##_DIV; \
  373. \
  374. div = DIV_ROUND_UP(parent_rate, rate); \
  375. if (div == 0 || div > div_max) \
  376. return -EINVAL; \
  377. \
  378. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  379. reg &= ~BM_CLKCTRL_##dr##_DIV; \
  380. reg |= div << BP_CLKCTRL_##dr##_DIV; \
  381. if (reg & (1 << clk->enable_shift)) { \
  382. pr_err("%s: clock is gated\n", __func__); \
  383. return -EINVAL; \
  384. } \
  385. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  386. \
  387. return mxs_clkctrl_timeout(HW_CLKCTRL_##dr, BM_CLKCTRL_##dr##_BUSY);\
  388. }
  389. _CLK_SET_RATE1(xbus_clk, XBUS)
  390. /* saif clock uses 16 bits frac div */
  391. #define _CLK_SET_RATE_SAIF(name, rs) \
  392. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  393. { \
  394. u16 div; \
  395. u32 reg; \
  396. u64 lrate; \
  397. unsigned long parent_rate; \
  398. \
  399. parent_rate = clk_get_rate(clk->parent); \
  400. if (rate > parent_rate) \
  401. return -EINVAL; \
  402. \
  403. lrate = (u64)rate << 16; \
  404. do_div(lrate, parent_rate); \
  405. div = (u16)lrate; \
  406. \
  407. if (!div) \
  408. return -EINVAL; \
  409. \
  410. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  411. reg &= ~BM_CLKCTRL_##rs##_DIV; \
  412. reg |= div << BP_CLKCTRL_##rs##_DIV; \
  413. if (reg & (1 << clk->enable_shift)) { \
  414. pr_err("%s: clock is gated\n", __func__); \
  415. return -EINVAL; \
  416. } \
  417. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  418. \
  419. return mxs_clkctrl_timeout(HW_CLKCTRL_##rs, BM_CLKCTRL_##rs##_BUSY);\
  420. }
  421. _CLK_SET_RATE_SAIF(saif0_clk, SAIF0)
  422. _CLK_SET_RATE_SAIF(saif1_clk, SAIF1)
  423. #define _CLK_SET_RATE_STUB(name) \
  424. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  425. { \
  426. return -EINVAL; \
  427. }
  428. _CLK_SET_RATE_STUB(emi_clk)
  429. _CLK_SET_RATE_STUB(uart_clk)
  430. _CLK_SET_RATE_STUB(pwm_clk)
  431. _CLK_SET_RATE_STUB(spdif_clk)
  432. _CLK_SET_RATE_STUB(clk32k_clk)
  433. _CLK_SET_RATE_STUB(can0_clk)
  434. _CLK_SET_RATE_STUB(can1_clk)
  435. _CLK_SET_RATE_STUB(fec_clk)
  436. /*
  437. * clk_set_parent
  438. */
  439. #define _CLK_SET_PARENT(name, bit) \
  440. static int name##_set_parent(struct clk *clk, struct clk *parent) \
  441. { \
  442. if (parent != clk->parent) { \
  443. __raw_writel(BM_CLKCTRL_CLKSEQ_BYPASS_##bit, \
  444. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CLKSEQ_TOG); \
  445. clk->parent = parent; \
  446. } \
  447. \
  448. return 0; \
  449. }
  450. _CLK_SET_PARENT(cpu_clk, CPU)
  451. _CLK_SET_PARENT(emi_clk, EMI)
  452. _CLK_SET_PARENT(ssp0_clk, SSP0)
  453. _CLK_SET_PARENT(ssp1_clk, SSP1)
  454. _CLK_SET_PARENT(ssp2_clk, SSP2)
  455. _CLK_SET_PARENT(ssp3_clk, SSP3)
  456. _CLK_SET_PARENT(lcdif_clk, DIS_LCDIF)
  457. _CLK_SET_PARENT(gpmi_clk, GPMI)
  458. _CLK_SET_PARENT(saif0_clk, SAIF0)
  459. _CLK_SET_PARENT(saif1_clk, SAIF1)
  460. #define _CLK_SET_PARENT_STUB(name) \
  461. static int name##_set_parent(struct clk *clk, struct clk *parent) \
  462. { \
  463. if (parent != clk->parent) \
  464. return -EINVAL; \
  465. else \
  466. return 0; \
  467. }
  468. _CLK_SET_PARENT_STUB(pwm_clk)
  469. _CLK_SET_PARENT_STUB(uart_clk)
  470. _CLK_SET_PARENT_STUB(clk32k_clk)
  471. _CLK_SET_PARENT_STUB(spdif_clk)
  472. _CLK_SET_PARENT_STUB(fec_clk)
  473. _CLK_SET_PARENT_STUB(can0_clk)
  474. _CLK_SET_PARENT_STUB(can1_clk)
  475. /*
  476. * clk definition
  477. */
  478. static struct clk cpu_clk = {
  479. .get_rate = cpu_clk_get_rate,
  480. .set_rate = cpu_clk_set_rate,
  481. .set_parent = cpu_clk_set_parent,
  482. .parent = &ref_cpu_clk,
  483. };
  484. static struct clk hbus_clk = {
  485. .get_rate = hbus_clk_get_rate,
  486. .parent = &cpu_clk,
  487. };
  488. static struct clk xbus_clk = {
  489. .get_rate = xbus_clk_get_rate,
  490. .set_rate = xbus_clk_set_rate,
  491. .parent = &ref_xtal_clk,
  492. };
  493. static struct clk lradc_clk = {
  494. .get_rate = lradc_clk_get_rate,
  495. .parent = &clk32k_clk,
  496. };
  497. static struct clk rtc_clk = {
  498. .get_rate = rtc_clk_get_rate,
  499. .parent = &ref_xtal_clk,
  500. };
  501. /* usb_clk gate is controlled in DIGCTRL other than CLKCTRL */
  502. static struct clk usb0_clk = {
  503. .enable_reg = DIGCTRL_BASE_ADDR,
  504. .enable_shift = 2,
  505. .enable = _raw_clk_enable,
  506. .disable = _raw_clk_disable,
  507. .parent = &pll0_clk,
  508. };
  509. static struct clk usb1_clk = {
  510. .enable_reg = DIGCTRL_BASE_ADDR,
  511. .enable_shift = 16,
  512. .enable = _raw_clk_enable,
  513. .disable = _raw_clk_disable,
  514. .parent = &pll1_clk,
  515. };
  516. #define _DEFINE_CLOCK(name, er, es, p) \
  517. static struct clk name = { \
  518. .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \
  519. .enable_shift = BP_CLKCTRL_##er##_##es, \
  520. .get_rate = name##_get_rate, \
  521. .set_rate = name##_set_rate, \
  522. .set_parent = name##_set_parent, \
  523. .enable = _raw_clk_enable, \
  524. .disable = _raw_clk_disable, \
  525. .parent = p, \
  526. }
  527. _DEFINE_CLOCK(emi_clk, EMI, CLKGATE, &ref_xtal_clk);
  528. _DEFINE_CLOCK(ssp0_clk, SSP0, CLKGATE, &ref_xtal_clk);
  529. _DEFINE_CLOCK(ssp1_clk, SSP1, CLKGATE, &ref_xtal_clk);
  530. _DEFINE_CLOCK(ssp2_clk, SSP2, CLKGATE, &ref_xtal_clk);
  531. _DEFINE_CLOCK(ssp3_clk, SSP3, CLKGATE, &ref_xtal_clk);
  532. _DEFINE_CLOCK(lcdif_clk, DIS_LCDIF, CLKGATE, &ref_xtal_clk);
  533. _DEFINE_CLOCK(gpmi_clk, GPMI, CLKGATE, &ref_xtal_clk);
  534. _DEFINE_CLOCK(saif0_clk, SAIF0, CLKGATE, &ref_xtal_clk);
  535. _DEFINE_CLOCK(saif1_clk, SAIF1, CLKGATE, &ref_xtal_clk);
  536. _DEFINE_CLOCK(can0_clk, FLEXCAN, STOP_CAN0, &ref_xtal_clk);
  537. _DEFINE_CLOCK(can1_clk, FLEXCAN, STOP_CAN1, &ref_xtal_clk);
  538. _DEFINE_CLOCK(pwm_clk, XTAL, PWM_CLK24M_GATE, &ref_xtal_clk);
  539. _DEFINE_CLOCK(uart_clk, XTAL, UART_CLK_GATE, &ref_xtal_clk);
  540. _DEFINE_CLOCK(clk32k_clk, XTAL, TIMROT_CLK32K_GATE, &ref_xtal_clk);
  541. _DEFINE_CLOCK(spdif_clk, SPDIF, CLKGATE, &pll0_clk);
  542. _DEFINE_CLOCK(fec_clk, ENET, DISABLE, &hbus_clk);
  543. #define _REGISTER_CLOCK(d, n, c) \
  544. { \
  545. .dev_id = d, \
  546. .con_id = n, \
  547. .clk = &c, \
  548. },
  549. static struct clk_lookup lookups[] = {
  550. /* for amba bus driver */
  551. _REGISTER_CLOCK("duart", "apb_pclk", xbus_clk)
  552. /* for amba-pl011 driver */
  553. _REGISTER_CLOCK("duart", NULL, uart_clk)
  554. _REGISTER_CLOCK("imx28-fec.0", NULL, fec_clk)
  555. _REGISTER_CLOCK("imx28-fec.1", NULL, fec_clk)
  556. _REGISTER_CLOCK("imx28-gpmi-nand", NULL, gpmi_clk)
  557. _REGISTER_CLOCK("mxs-auart.0", NULL, uart_clk)
  558. _REGISTER_CLOCK("mxs-auart.1", NULL, uart_clk)
  559. _REGISTER_CLOCK("mxs-auart.2", NULL, uart_clk)
  560. _REGISTER_CLOCK("mxs-auart.3", NULL, uart_clk)
  561. _REGISTER_CLOCK("mxs-auart.4", NULL, uart_clk)
  562. _REGISTER_CLOCK("rtc", NULL, rtc_clk)
  563. _REGISTER_CLOCK("pll2", NULL, pll2_clk)
  564. _REGISTER_CLOCK("mxs-dma-apbh", NULL, hbus_clk)
  565. _REGISTER_CLOCK("mxs-dma-apbx", NULL, xbus_clk)
  566. _REGISTER_CLOCK("mxs-mmc.0", NULL, ssp0_clk)
  567. _REGISTER_CLOCK("mxs-mmc.1", NULL, ssp1_clk)
  568. _REGISTER_CLOCK("mxs-mmc.2", NULL, ssp2_clk)
  569. _REGISTER_CLOCK("mxs-mmc.3", NULL, ssp3_clk)
  570. _REGISTER_CLOCK("flexcan.0", NULL, can0_clk)
  571. _REGISTER_CLOCK("flexcan.1", NULL, can1_clk)
  572. _REGISTER_CLOCK(NULL, "usb0", usb0_clk)
  573. _REGISTER_CLOCK(NULL, "usb1", usb1_clk)
  574. _REGISTER_CLOCK("mxs-pwm.0", NULL, pwm_clk)
  575. _REGISTER_CLOCK("mxs-pwm.1", NULL, pwm_clk)
  576. _REGISTER_CLOCK("mxs-pwm.2", NULL, pwm_clk)
  577. _REGISTER_CLOCK("mxs-pwm.3", NULL, pwm_clk)
  578. _REGISTER_CLOCK("mxs-pwm.4", NULL, pwm_clk)
  579. _REGISTER_CLOCK("mxs-pwm.5", NULL, pwm_clk)
  580. _REGISTER_CLOCK("mxs-pwm.6", NULL, pwm_clk)
  581. _REGISTER_CLOCK("mxs-pwm.7", NULL, pwm_clk)
  582. _REGISTER_CLOCK(NULL, "lradc", lradc_clk)
  583. _REGISTER_CLOCK(NULL, "spdif", spdif_clk)
  584. _REGISTER_CLOCK("imx28-fb", NULL, lcdif_clk)
  585. _REGISTER_CLOCK("mxs-saif.0", NULL, saif0_clk)
  586. _REGISTER_CLOCK("mxs-saif.1", NULL, saif1_clk)
  587. };
  588. static int clk_misc_init(void)
  589. {
  590. u32 reg;
  591. int ret;
  592. /* Fix up parent per register setting */
  593. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_CLKSEQ);
  594. cpu_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_CPU) ?
  595. &ref_xtal_clk : &ref_cpu_clk;
  596. emi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_EMI) ?
  597. &ref_xtal_clk : &ref_emi_clk;
  598. ssp0_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP0) ?
  599. &ref_xtal_clk : &ref_io0_clk;
  600. ssp1_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP1) ?
  601. &ref_xtal_clk : &ref_io0_clk;
  602. ssp2_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP2) ?
  603. &ref_xtal_clk : &ref_io1_clk;
  604. ssp3_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP3) ?
  605. &ref_xtal_clk : &ref_io1_clk;
  606. lcdif_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF) ?
  607. &ref_xtal_clk : &ref_pix_clk;
  608. gpmi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_GPMI) ?
  609. &ref_xtal_clk : &ref_gpmi_clk;
  610. saif0_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SAIF0) ?
  611. &ref_xtal_clk : &pll0_clk;
  612. saif1_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SAIF1) ?
  613. &ref_xtal_clk : &pll0_clk;
  614. /* Use int div over frac when both are available */
  615. __raw_writel(BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN,
  616. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR);
  617. __raw_writel(BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN,
  618. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR);
  619. __raw_writel(BM_CLKCTRL_HBUS_DIV_FRAC_EN,
  620. CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS_CLR);
  621. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS);
  622. reg &= ~BM_CLKCTRL_XBUS_DIV_FRAC_EN;
  623. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS);
  624. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP0);
  625. reg &= ~BM_CLKCTRL_SSP0_DIV_FRAC_EN;
  626. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP0);
  627. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP1);
  628. reg &= ~BM_CLKCTRL_SSP1_DIV_FRAC_EN;
  629. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP1);
  630. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP2);
  631. reg &= ~BM_CLKCTRL_SSP2_DIV_FRAC_EN;
  632. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP2);
  633. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP3);
  634. reg &= ~BM_CLKCTRL_SSP3_DIV_FRAC_EN;
  635. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP3);
  636. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI);
  637. reg &= ~BM_CLKCTRL_GPMI_DIV_FRAC_EN;
  638. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI);
  639. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_DIS_LCDIF);
  640. reg &= ~BM_CLKCTRL_DIS_LCDIF_DIV_FRAC_EN;
  641. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_DIS_LCDIF);
  642. /* SAIF has to use frac div for functional operation */
  643. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF0);
  644. reg |= BM_CLKCTRL_SAIF0_DIV_FRAC_EN;
  645. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF0);
  646. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF1);
  647. reg |= BM_CLKCTRL_SAIF1_DIV_FRAC_EN;
  648. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF1);
  649. /*
  650. * Set safe hbus clock divider. A divider of 3 ensure that
  651. * the Vddd voltage required for the cpu clock is sufficiently
  652. * high for the hbus clock.
  653. */
  654. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS);
  655. reg &= BM_CLKCTRL_HBUS_DIV;
  656. reg |= 3 << BP_CLKCTRL_HBUS_DIV;
  657. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS);
  658. ret = mxs_clkctrl_timeout(HW_CLKCTRL_HBUS, BM_CLKCTRL_HBUS_ASM_BUSY);
  659. /* Gate off cpu clock in WFI for power saving */
  660. __raw_writel(BM_CLKCTRL_CPU_INTERRUPT_WAIT,
  661. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_SET);
  662. /*
  663. * Extra fec clock setting
  664. * The DENX M28 uses an external clock source
  665. * and the clock output must not be enabled
  666. */
  667. if (!machine_is_m28evk()) {
  668. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_ENET);
  669. reg &= ~BM_CLKCTRL_ENET_SLEEP;
  670. reg |= BM_CLKCTRL_ENET_CLK_OUT_EN;
  671. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_ENET);
  672. }
  673. /*
  674. * 480 MHz seems too high to be ssp clock source directly,
  675. * so set frac0 to get a 288 MHz ref_io0.
  676. */
  677. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_FRAC0);
  678. reg &= ~BM_CLKCTRL_FRAC0_IO0FRAC;
  679. reg |= 30 << BP_CLKCTRL_FRAC0_IO0FRAC;
  680. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_FRAC0);
  681. return ret;
  682. }
  683. int __init mx28_clocks_init(void)
  684. {
  685. clk_misc_init();
  686. /*
  687. * source ssp clock from ref_io0 than ref_xtal,
  688. * as ref_xtal only provides 24 MHz as maximum.
  689. */
  690. clk_set_parent(&ssp0_clk, &ref_io0_clk);
  691. clk_set_parent(&ssp1_clk, &ref_io0_clk);
  692. clk_set_parent(&ssp2_clk, &ref_io1_clk);
  693. clk_set_parent(&ssp3_clk, &ref_io1_clk);
  694. clk_prepare_enable(&cpu_clk);
  695. clk_prepare_enable(&hbus_clk);
  696. clk_prepare_enable(&xbus_clk);
  697. clk_prepare_enable(&emi_clk);
  698. clk_prepare_enable(&uart_clk);
  699. clk_set_parent(&lcdif_clk, &ref_pix_clk);
  700. clk_set_parent(&saif0_clk, &pll0_clk);
  701. clk_set_parent(&saif1_clk, &pll0_clk);
  702. /*
  703. * Set an initial clock rate for the saif internal logic to work
  704. * properly. This is important when working in EXTMASTER mode that
  705. * uses the other saif's BITCLK&LRCLK but it still needs a basic
  706. * clock which should be fast enough for the internal logic.
  707. */
  708. clk_set_rate(&saif0_clk, 24000000);
  709. clk_set_rate(&saif1_clk, 24000000);
  710. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  711. mxs_timer_init(&clk32k_clk, MX28_INT_TIMER0);
  712. return 0;
  713. }