core.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /*
  2. * arch/arm/mach-ep93xx/core.c
  3. * Core routines for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. * Copyright (C) 2007 Herbert Valerio Riedel <hvr@gnu.org>
  7. *
  8. * Thanks go to Michael Burian and Ray Lehtiniemi for their key
  9. * role in the ep93xx linux community.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. */
  16. #define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/timex.h>
  23. #include <linux/irq.h>
  24. #include <linux/io.h>
  25. #include <linux/gpio.h>
  26. #include <linux/leds.h>
  27. #include <linux/termios.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/serial.h>
  30. #include <linux/mtd/physmap.h>
  31. #include <linux/i2c.h>
  32. #include <linux/i2c-gpio.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/export.h>
  35. #include <mach/hardware.h>
  36. #include <mach/fb.h>
  37. #include <mach/ep93xx_keypad.h>
  38. #include <mach/ep93xx_spi.h>
  39. #include <mach/gpio-ep93xx.h>
  40. #include <asm/mach/map.h>
  41. #include <asm/mach/time.h>
  42. #include <asm/hardware/vic.h>
  43. #include "soc.h"
  44. /*************************************************************************
  45. * Static I/O mappings that are needed for all EP93xx platforms
  46. *************************************************************************/
  47. static struct map_desc ep93xx_io_desc[] __initdata = {
  48. {
  49. .virtual = EP93XX_AHB_VIRT_BASE,
  50. .pfn = __phys_to_pfn(EP93XX_AHB_PHYS_BASE),
  51. .length = EP93XX_AHB_SIZE,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = EP93XX_APB_VIRT_BASE,
  55. .pfn = __phys_to_pfn(EP93XX_APB_PHYS_BASE),
  56. .length = EP93XX_APB_SIZE,
  57. .type = MT_DEVICE,
  58. },
  59. };
  60. void __init ep93xx_map_io(void)
  61. {
  62. iotable_init(ep93xx_io_desc, ARRAY_SIZE(ep93xx_io_desc));
  63. }
  64. /*************************************************************************
  65. * Timer handling for EP93xx
  66. *************************************************************************
  67. * The ep93xx has four internal timers. Timers 1, 2 (both 16 bit) and
  68. * 3 (32 bit) count down at 508 kHz, are self-reloading, and can generate
  69. * an interrupt on underflow. Timer 4 (40 bit) counts down at 983.04 kHz,
  70. * is free-running, and can't generate interrupts.
  71. *
  72. * The 508 kHz timers are ideal for use for the timer interrupt, as the
  73. * most common values of HZ divide 508 kHz nicely. We pick one of the 16
  74. * bit timers (timer 1) since we don't need more than 16 bits of reload
  75. * value as long as HZ >= 8.
  76. *
  77. * The higher clock rate of timer 4 makes it a better choice than the
  78. * other timers for use in gettimeoffset(), while the fact that it can't
  79. * generate interrupts means we don't have to worry about not being able
  80. * to use this timer for something else. We also use timer 4 for keeping
  81. * track of lost jiffies.
  82. */
  83. #define EP93XX_TIMER_REG(x) (EP93XX_TIMER_BASE + (x))
  84. #define EP93XX_TIMER1_LOAD EP93XX_TIMER_REG(0x00)
  85. #define EP93XX_TIMER1_VALUE EP93XX_TIMER_REG(0x04)
  86. #define EP93XX_TIMER1_CONTROL EP93XX_TIMER_REG(0x08)
  87. #define EP93XX_TIMER123_CONTROL_ENABLE (1 << 7)
  88. #define EP93XX_TIMER123_CONTROL_MODE (1 << 6)
  89. #define EP93XX_TIMER123_CONTROL_CLKSEL (1 << 3)
  90. #define EP93XX_TIMER1_CLEAR EP93XX_TIMER_REG(0x0c)
  91. #define EP93XX_TIMER2_LOAD EP93XX_TIMER_REG(0x20)
  92. #define EP93XX_TIMER2_VALUE EP93XX_TIMER_REG(0x24)
  93. #define EP93XX_TIMER2_CONTROL EP93XX_TIMER_REG(0x28)
  94. #define EP93XX_TIMER2_CLEAR EP93XX_TIMER_REG(0x2c)
  95. #define EP93XX_TIMER4_VALUE_LOW EP93XX_TIMER_REG(0x60)
  96. #define EP93XX_TIMER4_VALUE_HIGH EP93XX_TIMER_REG(0x64)
  97. #define EP93XX_TIMER4_VALUE_HIGH_ENABLE (1 << 8)
  98. #define EP93XX_TIMER3_LOAD EP93XX_TIMER_REG(0x80)
  99. #define EP93XX_TIMER3_VALUE EP93XX_TIMER_REG(0x84)
  100. #define EP93XX_TIMER3_CONTROL EP93XX_TIMER_REG(0x88)
  101. #define EP93XX_TIMER3_CLEAR EP93XX_TIMER_REG(0x8c)
  102. #define EP93XX_TIMER123_CLOCK 508469
  103. #define EP93XX_TIMER4_CLOCK 983040
  104. #define TIMER1_RELOAD ((EP93XX_TIMER123_CLOCK / HZ) - 1)
  105. #define TIMER4_TICKS_PER_JIFFY DIV_ROUND_CLOSEST(CLOCK_TICK_RATE, HZ)
  106. static unsigned int last_jiffy_time;
  107. static irqreturn_t ep93xx_timer_interrupt(int irq, void *dev_id)
  108. {
  109. /* Writing any value clears the timer interrupt */
  110. __raw_writel(1, EP93XX_TIMER1_CLEAR);
  111. /* Recover lost jiffies */
  112. while ((signed long)
  113. (__raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time)
  114. >= TIMER4_TICKS_PER_JIFFY) {
  115. last_jiffy_time += TIMER4_TICKS_PER_JIFFY;
  116. timer_tick();
  117. }
  118. return IRQ_HANDLED;
  119. }
  120. static struct irqaction ep93xx_timer_irq = {
  121. .name = "ep93xx timer",
  122. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  123. .handler = ep93xx_timer_interrupt,
  124. };
  125. static void __init ep93xx_timer_init(void)
  126. {
  127. u32 tmode = EP93XX_TIMER123_CONTROL_MODE |
  128. EP93XX_TIMER123_CONTROL_CLKSEL;
  129. /* Enable periodic HZ timer. */
  130. __raw_writel(tmode, EP93XX_TIMER1_CONTROL);
  131. __raw_writel(TIMER1_RELOAD, EP93XX_TIMER1_LOAD);
  132. __raw_writel(tmode | EP93XX_TIMER123_CONTROL_ENABLE,
  133. EP93XX_TIMER1_CONTROL);
  134. /* Enable lost jiffy timer. */
  135. __raw_writel(EP93XX_TIMER4_VALUE_HIGH_ENABLE,
  136. EP93XX_TIMER4_VALUE_HIGH);
  137. setup_irq(IRQ_EP93XX_TIMER1, &ep93xx_timer_irq);
  138. }
  139. static unsigned long ep93xx_gettimeoffset(void)
  140. {
  141. int offset;
  142. offset = __raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time;
  143. /* Calculate (1000000 / 983040) * offset. */
  144. return offset + (53 * offset / 3072);
  145. }
  146. struct sys_timer ep93xx_timer = {
  147. .init = ep93xx_timer_init,
  148. .offset = ep93xx_gettimeoffset,
  149. };
  150. /*************************************************************************
  151. * EP93xx IRQ handling
  152. *************************************************************************/
  153. void __init ep93xx_init_irq(void)
  154. {
  155. vic_init(EP93XX_VIC1_BASE, 0, EP93XX_VIC1_VALID_IRQ_MASK, 0);
  156. vic_init(EP93XX_VIC2_BASE, 32, EP93XX_VIC2_VALID_IRQ_MASK, 0);
  157. }
  158. /*************************************************************************
  159. * EP93xx System Controller Software Locked register handling
  160. *************************************************************************/
  161. /*
  162. * syscon_swlock prevents anything else from writing to the syscon
  163. * block while a software locked register is being written.
  164. */
  165. static DEFINE_SPINLOCK(syscon_swlock);
  166. void ep93xx_syscon_swlocked_write(unsigned int val, void __iomem *reg)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&syscon_swlock, flags);
  170. __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
  171. __raw_writel(val, reg);
  172. spin_unlock_irqrestore(&syscon_swlock, flags);
  173. }
  174. void ep93xx_devcfg_set_clear(unsigned int set_bits, unsigned int clear_bits)
  175. {
  176. unsigned long flags;
  177. unsigned int val;
  178. spin_lock_irqsave(&syscon_swlock, flags);
  179. val = __raw_readl(EP93XX_SYSCON_DEVCFG);
  180. val &= ~clear_bits;
  181. val |= set_bits;
  182. __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
  183. __raw_writel(val, EP93XX_SYSCON_DEVCFG);
  184. spin_unlock_irqrestore(&syscon_swlock, flags);
  185. }
  186. /**
  187. * ep93xx_chip_revision() - returns the EP93xx chip revision
  188. *
  189. * See <mach/platform.h> for more information.
  190. */
  191. unsigned int ep93xx_chip_revision(void)
  192. {
  193. unsigned int v;
  194. v = __raw_readl(EP93XX_SYSCON_SYSCFG);
  195. v &= EP93XX_SYSCON_SYSCFG_REV_MASK;
  196. v >>= EP93XX_SYSCON_SYSCFG_REV_SHIFT;
  197. return v;
  198. }
  199. /*************************************************************************
  200. * EP93xx GPIO
  201. *************************************************************************/
  202. static struct resource ep93xx_gpio_resource[] = {
  203. {
  204. .start = EP93XX_GPIO_PHYS_BASE,
  205. .end = EP93XX_GPIO_PHYS_BASE + 0xcc - 1,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. };
  209. static struct platform_device ep93xx_gpio_device = {
  210. .name = "gpio-ep93xx",
  211. .id = -1,
  212. .num_resources = ARRAY_SIZE(ep93xx_gpio_resource),
  213. .resource = ep93xx_gpio_resource,
  214. };
  215. /*************************************************************************
  216. * EP93xx peripheral handling
  217. *************************************************************************/
  218. #define EP93XX_UART_MCR_OFFSET (0x0100)
  219. static void ep93xx_uart_set_mctrl(struct amba_device *dev,
  220. void __iomem *base, unsigned int mctrl)
  221. {
  222. unsigned int mcr;
  223. mcr = 0;
  224. if (mctrl & TIOCM_RTS)
  225. mcr |= 2;
  226. if (mctrl & TIOCM_DTR)
  227. mcr |= 1;
  228. __raw_writel(mcr, base + EP93XX_UART_MCR_OFFSET);
  229. }
  230. static struct amba_pl010_data ep93xx_uart_data = {
  231. .set_mctrl = ep93xx_uart_set_mctrl,
  232. };
  233. static AMBA_APB_DEVICE(uart1, "apb:uart1", 0x00041010, EP93XX_UART1_PHYS_BASE,
  234. { IRQ_EP93XX_UART1 }, &ep93xx_uart_data);
  235. static AMBA_APB_DEVICE(uart2, "apb:uart2", 0x00041010, EP93XX_UART2_PHYS_BASE,
  236. { IRQ_EP93XX_UART2 }, &ep93xx_uart_data);
  237. static AMBA_APB_DEVICE(uart3, "apb:uart3", 0x00041010, EP93XX_UART3_PHYS_BASE,
  238. { IRQ_EP93XX_UART3 }, &ep93xx_uart_data);
  239. static struct resource ep93xx_rtc_resource[] = {
  240. {
  241. .start = EP93XX_RTC_PHYS_BASE,
  242. .end = EP93XX_RTC_PHYS_BASE + 0x10c - 1,
  243. .flags = IORESOURCE_MEM,
  244. },
  245. };
  246. static struct platform_device ep93xx_rtc_device = {
  247. .name = "ep93xx-rtc",
  248. .id = -1,
  249. .num_resources = ARRAY_SIZE(ep93xx_rtc_resource),
  250. .resource = ep93xx_rtc_resource,
  251. };
  252. static struct resource ep93xx_ohci_resources[] = {
  253. [0] = {
  254. .start = EP93XX_USB_PHYS_BASE,
  255. .end = EP93XX_USB_PHYS_BASE + 0x0fff,
  256. .flags = IORESOURCE_MEM,
  257. },
  258. [1] = {
  259. .start = IRQ_EP93XX_USB,
  260. .end = IRQ_EP93XX_USB,
  261. .flags = IORESOURCE_IRQ,
  262. },
  263. };
  264. static struct platform_device ep93xx_ohci_device = {
  265. .name = "ep93xx-ohci",
  266. .id = -1,
  267. .dev = {
  268. .dma_mask = &ep93xx_ohci_device.dev.coherent_dma_mask,
  269. .coherent_dma_mask = DMA_BIT_MASK(32),
  270. },
  271. .num_resources = ARRAY_SIZE(ep93xx_ohci_resources),
  272. .resource = ep93xx_ohci_resources,
  273. };
  274. /*************************************************************************
  275. * EP93xx physmap'ed flash
  276. *************************************************************************/
  277. static struct physmap_flash_data ep93xx_flash_data;
  278. static struct resource ep93xx_flash_resource = {
  279. .flags = IORESOURCE_MEM,
  280. };
  281. static struct platform_device ep93xx_flash = {
  282. .name = "physmap-flash",
  283. .id = 0,
  284. .dev = {
  285. .platform_data = &ep93xx_flash_data,
  286. },
  287. .num_resources = 1,
  288. .resource = &ep93xx_flash_resource,
  289. };
  290. /**
  291. * ep93xx_register_flash() - Register the external flash device.
  292. * @width: bank width in octets
  293. * @start: resource start address
  294. * @size: resource size
  295. */
  296. void __init ep93xx_register_flash(unsigned int width,
  297. resource_size_t start, resource_size_t size)
  298. {
  299. ep93xx_flash_data.width = width;
  300. ep93xx_flash_resource.start = start;
  301. ep93xx_flash_resource.end = start + size - 1;
  302. platform_device_register(&ep93xx_flash);
  303. }
  304. /*************************************************************************
  305. * EP93xx ethernet peripheral handling
  306. *************************************************************************/
  307. static struct ep93xx_eth_data ep93xx_eth_data;
  308. static struct resource ep93xx_eth_resource[] = {
  309. {
  310. .start = EP93XX_ETHERNET_PHYS_BASE,
  311. .end = EP93XX_ETHERNET_PHYS_BASE + 0xffff,
  312. .flags = IORESOURCE_MEM,
  313. }, {
  314. .start = IRQ_EP93XX_ETHERNET,
  315. .end = IRQ_EP93XX_ETHERNET,
  316. .flags = IORESOURCE_IRQ,
  317. }
  318. };
  319. static u64 ep93xx_eth_dma_mask = DMA_BIT_MASK(32);
  320. static struct platform_device ep93xx_eth_device = {
  321. .name = "ep93xx-eth",
  322. .id = -1,
  323. .dev = {
  324. .platform_data = &ep93xx_eth_data,
  325. .coherent_dma_mask = DMA_BIT_MASK(32),
  326. .dma_mask = &ep93xx_eth_dma_mask,
  327. },
  328. .num_resources = ARRAY_SIZE(ep93xx_eth_resource),
  329. .resource = ep93xx_eth_resource,
  330. };
  331. /**
  332. * ep93xx_register_eth - Register the built-in ethernet platform device.
  333. * @data: platform specific ethernet configuration (__initdata)
  334. * @copy_addr: flag indicating that the MAC address should be copied
  335. * from the IndAd registers (as programmed by the bootloader)
  336. */
  337. void __init ep93xx_register_eth(struct ep93xx_eth_data *data, int copy_addr)
  338. {
  339. if (copy_addr)
  340. memcpy_fromio(data->dev_addr, EP93XX_ETHERNET_BASE + 0x50, 6);
  341. ep93xx_eth_data = *data;
  342. platform_device_register(&ep93xx_eth_device);
  343. }
  344. /*************************************************************************
  345. * EP93xx i2c peripheral handling
  346. *************************************************************************/
  347. static struct i2c_gpio_platform_data ep93xx_i2c_data;
  348. static struct platform_device ep93xx_i2c_device = {
  349. .name = "i2c-gpio",
  350. .id = 0,
  351. .dev = {
  352. .platform_data = &ep93xx_i2c_data,
  353. },
  354. };
  355. /**
  356. * ep93xx_register_i2c - Register the i2c platform device.
  357. * @data: platform specific i2c-gpio configuration (__initdata)
  358. * @devices: platform specific i2c bus device information (__initdata)
  359. * @num: the number of devices on the i2c bus
  360. */
  361. void __init ep93xx_register_i2c(struct i2c_gpio_platform_data *data,
  362. struct i2c_board_info *devices, int num)
  363. {
  364. /*
  365. * Set the EEPROM interface pin drive type control.
  366. * Defines the driver type for the EECLK and EEDAT pins as either
  367. * open drain, which will require an external pull-up, or a normal
  368. * CMOS driver.
  369. */
  370. if (data->sda_is_open_drain && data->sda_pin != EP93XX_GPIO_LINE_EEDAT)
  371. pr_warning("sda != EEDAT, open drain has no effect\n");
  372. if (data->scl_is_open_drain && data->scl_pin != EP93XX_GPIO_LINE_EECLK)
  373. pr_warning("scl != EECLK, open drain has no effect\n");
  374. __raw_writel((data->sda_is_open_drain << 1) |
  375. (data->scl_is_open_drain << 0),
  376. EP93XX_GPIO_EEDRIVE);
  377. ep93xx_i2c_data = *data;
  378. i2c_register_board_info(0, devices, num);
  379. platform_device_register(&ep93xx_i2c_device);
  380. }
  381. /*************************************************************************
  382. * EP93xx SPI peripheral handling
  383. *************************************************************************/
  384. static struct ep93xx_spi_info ep93xx_spi_master_data;
  385. static struct resource ep93xx_spi_resources[] = {
  386. {
  387. .start = EP93XX_SPI_PHYS_BASE,
  388. .end = EP93XX_SPI_PHYS_BASE + 0x18 - 1,
  389. .flags = IORESOURCE_MEM,
  390. },
  391. {
  392. .start = IRQ_EP93XX_SSP,
  393. .end = IRQ_EP93XX_SSP,
  394. .flags = IORESOURCE_IRQ,
  395. },
  396. };
  397. static u64 ep93xx_spi_dma_mask = DMA_BIT_MASK(32);
  398. static struct platform_device ep93xx_spi_device = {
  399. .name = "ep93xx-spi",
  400. .id = 0,
  401. .dev = {
  402. .platform_data = &ep93xx_spi_master_data,
  403. .coherent_dma_mask = DMA_BIT_MASK(32),
  404. .dma_mask = &ep93xx_spi_dma_mask,
  405. },
  406. .num_resources = ARRAY_SIZE(ep93xx_spi_resources),
  407. .resource = ep93xx_spi_resources,
  408. };
  409. /**
  410. * ep93xx_register_spi() - registers spi platform device
  411. * @info: ep93xx board specific spi master info (__initdata)
  412. * @devices: SPI devices to register (__initdata)
  413. * @num: number of SPI devices to register
  414. *
  415. * This function registers platform device for the EP93xx SPI controller and
  416. * also makes sure that SPI pins are muxed so that I2S is not using those pins.
  417. */
  418. void __init ep93xx_register_spi(struct ep93xx_spi_info *info,
  419. struct spi_board_info *devices, int num)
  420. {
  421. /*
  422. * When SPI is used, we need to make sure that I2S is muxed off from
  423. * SPI pins.
  424. */
  425. ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_I2SONSSP);
  426. ep93xx_spi_master_data = *info;
  427. spi_register_board_info(devices, num);
  428. platform_device_register(&ep93xx_spi_device);
  429. }
  430. /*************************************************************************
  431. * EP93xx LEDs
  432. *************************************************************************/
  433. static struct gpio_led ep93xx_led_pins[] = {
  434. {
  435. .name = "platform:grled",
  436. .gpio = EP93XX_GPIO_LINE_GRLED,
  437. }, {
  438. .name = "platform:rdled",
  439. .gpio = EP93XX_GPIO_LINE_RDLED,
  440. },
  441. };
  442. static struct gpio_led_platform_data ep93xx_led_data = {
  443. .num_leds = ARRAY_SIZE(ep93xx_led_pins),
  444. .leds = ep93xx_led_pins,
  445. };
  446. static struct platform_device ep93xx_leds = {
  447. .name = "leds-gpio",
  448. .id = -1,
  449. .dev = {
  450. .platform_data = &ep93xx_led_data,
  451. },
  452. };
  453. /*************************************************************************
  454. * EP93xx pwm peripheral handling
  455. *************************************************************************/
  456. static struct resource ep93xx_pwm0_resource[] = {
  457. {
  458. .start = EP93XX_PWM_PHYS_BASE,
  459. .end = EP93XX_PWM_PHYS_BASE + 0x10 - 1,
  460. .flags = IORESOURCE_MEM,
  461. },
  462. };
  463. static struct platform_device ep93xx_pwm0_device = {
  464. .name = "ep93xx-pwm",
  465. .id = 0,
  466. .num_resources = ARRAY_SIZE(ep93xx_pwm0_resource),
  467. .resource = ep93xx_pwm0_resource,
  468. };
  469. static struct resource ep93xx_pwm1_resource[] = {
  470. {
  471. .start = EP93XX_PWM_PHYS_BASE + 0x20,
  472. .end = EP93XX_PWM_PHYS_BASE + 0x30 - 1,
  473. .flags = IORESOURCE_MEM,
  474. },
  475. };
  476. static struct platform_device ep93xx_pwm1_device = {
  477. .name = "ep93xx-pwm",
  478. .id = 1,
  479. .num_resources = ARRAY_SIZE(ep93xx_pwm1_resource),
  480. .resource = ep93xx_pwm1_resource,
  481. };
  482. void __init ep93xx_register_pwm(int pwm0, int pwm1)
  483. {
  484. if (pwm0)
  485. platform_device_register(&ep93xx_pwm0_device);
  486. /* NOTE: EP9307 does not have PWMOUT1 (pin EGPIO14) */
  487. if (pwm1)
  488. platform_device_register(&ep93xx_pwm1_device);
  489. }
  490. int ep93xx_pwm_acquire_gpio(struct platform_device *pdev)
  491. {
  492. int err;
  493. if (pdev->id == 0) {
  494. err = 0;
  495. } else if (pdev->id == 1) {
  496. err = gpio_request(EP93XX_GPIO_LINE_EGPIO14,
  497. dev_name(&pdev->dev));
  498. if (err)
  499. return err;
  500. err = gpio_direction_output(EP93XX_GPIO_LINE_EGPIO14, 0);
  501. if (err)
  502. goto fail;
  503. /* PWM 1 output on EGPIO[14] */
  504. ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_PONG);
  505. } else {
  506. err = -ENODEV;
  507. }
  508. return err;
  509. fail:
  510. gpio_free(EP93XX_GPIO_LINE_EGPIO14);
  511. return err;
  512. }
  513. EXPORT_SYMBOL(ep93xx_pwm_acquire_gpio);
  514. void ep93xx_pwm_release_gpio(struct platform_device *pdev)
  515. {
  516. if (pdev->id == 1) {
  517. gpio_direction_input(EP93XX_GPIO_LINE_EGPIO14);
  518. gpio_free(EP93XX_GPIO_LINE_EGPIO14);
  519. /* EGPIO[14] used for GPIO */
  520. ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_PONG);
  521. }
  522. }
  523. EXPORT_SYMBOL(ep93xx_pwm_release_gpio);
  524. /*************************************************************************
  525. * EP93xx video peripheral handling
  526. *************************************************************************/
  527. static struct ep93xxfb_mach_info ep93xxfb_data;
  528. static struct resource ep93xx_fb_resource[] = {
  529. {
  530. .start = EP93XX_RASTER_PHYS_BASE,
  531. .end = EP93XX_RASTER_PHYS_BASE + 0x800 - 1,
  532. .flags = IORESOURCE_MEM,
  533. },
  534. };
  535. static struct platform_device ep93xx_fb_device = {
  536. .name = "ep93xx-fb",
  537. .id = -1,
  538. .dev = {
  539. .platform_data = &ep93xxfb_data,
  540. .coherent_dma_mask = DMA_BIT_MASK(32),
  541. .dma_mask = &ep93xx_fb_device.dev.coherent_dma_mask,
  542. },
  543. .num_resources = ARRAY_SIZE(ep93xx_fb_resource),
  544. .resource = ep93xx_fb_resource,
  545. };
  546. /* The backlight use a single register in the framebuffer's register space */
  547. #define EP93XX_RASTER_REG_BRIGHTNESS 0x20
  548. static struct resource ep93xx_bl_resources[] = {
  549. DEFINE_RES_MEM(EP93XX_RASTER_PHYS_BASE +
  550. EP93XX_RASTER_REG_BRIGHTNESS, 0x04),
  551. };
  552. static struct platform_device ep93xx_bl_device = {
  553. .name = "ep93xx-bl",
  554. .id = -1,
  555. .num_resources = ARRAY_SIZE(ep93xx_bl_resources),
  556. .resource = ep93xx_bl_resources,
  557. };
  558. /**
  559. * ep93xx_register_fb - Register the framebuffer platform device.
  560. * @data: platform specific framebuffer configuration (__initdata)
  561. */
  562. void __init ep93xx_register_fb(struct ep93xxfb_mach_info *data)
  563. {
  564. ep93xxfb_data = *data;
  565. platform_device_register(&ep93xx_fb_device);
  566. platform_device_register(&ep93xx_bl_device);
  567. }
  568. /*************************************************************************
  569. * EP93xx matrix keypad peripheral handling
  570. *************************************************************************/
  571. static struct ep93xx_keypad_platform_data ep93xx_keypad_data;
  572. static struct resource ep93xx_keypad_resource[] = {
  573. {
  574. .start = EP93XX_KEY_MATRIX_PHYS_BASE,
  575. .end = EP93XX_KEY_MATRIX_PHYS_BASE + 0x0c - 1,
  576. .flags = IORESOURCE_MEM,
  577. }, {
  578. .start = IRQ_EP93XX_KEY,
  579. .end = IRQ_EP93XX_KEY,
  580. .flags = IORESOURCE_IRQ,
  581. },
  582. };
  583. static struct platform_device ep93xx_keypad_device = {
  584. .name = "ep93xx-keypad",
  585. .id = -1,
  586. .dev = {
  587. .platform_data = &ep93xx_keypad_data,
  588. },
  589. .num_resources = ARRAY_SIZE(ep93xx_keypad_resource),
  590. .resource = ep93xx_keypad_resource,
  591. };
  592. /**
  593. * ep93xx_register_keypad - Register the keypad platform device.
  594. * @data: platform specific keypad configuration (__initdata)
  595. */
  596. void __init ep93xx_register_keypad(struct ep93xx_keypad_platform_data *data)
  597. {
  598. ep93xx_keypad_data = *data;
  599. platform_device_register(&ep93xx_keypad_device);
  600. }
  601. int ep93xx_keypad_acquire_gpio(struct platform_device *pdev)
  602. {
  603. int err;
  604. int i;
  605. for (i = 0; i < 8; i++) {
  606. err = gpio_request(EP93XX_GPIO_LINE_C(i), dev_name(&pdev->dev));
  607. if (err)
  608. goto fail_gpio_c;
  609. err = gpio_request(EP93XX_GPIO_LINE_D(i), dev_name(&pdev->dev));
  610. if (err)
  611. goto fail_gpio_d;
  612. }
  613. /* Enable the keypad controller; GPIO ports C and D used for keypad */
  614. ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_KEYS |
  615. EP93XX_SYSCON_DEVCFG_GONK);
  616. return 0;
  617. fail_gpio_d:
  618. gpio_free(EP93XX_GPIO_LINE_C(i));
  619. fail_gpio_c:
  620. for ( ; i >= 0; --i) {
  621. gpio_free(EP93XX_GPIO_LINE_C(i));
  622. gpio_free(EP93XX_GPIO_LINE_D(i));
  623. }
  624. return err;
  625. }
  626. EXPORT_SYMBOL(ep93xx_keypad_acquire_gpio);
  627. void ep93xx_keypad_release_gpio(struct platform_device *pdev)
  628. {
  629. int i;
  630. for (i = 0; i < 8; i++) {
  631. gpio_free(EP93XX_GPIO_LINE_C(i));
  632. gpio_free(EP93XX_GPIO_LINE_D(i));
  633. }
  634. /* Disable the keypad controller; GPIO ports C and D used for GPIO */
  635. ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_KEYS |
  636. EP93XX_SYSCON_DEVCFG_GONK);
  637. }
  638. EXPORT_SYMBOL(ep93xx_keypad_release_gpio);
  639. /*************************************************************************
  640. * EP93xx I2S audio peripheral handling
  641. *************************************************************************/
  642. static struct resource ep93xx_i2s_resource[] = {
  643. {
  644. .start = EP93XX_I2S_PHYS_BASE,
  645. .end = EP93XX_I2S_PHYS_BASE + 0x100 - 1,
  646. .flags = IORESOURCE_MEM,
  647. },
  648. };
  649. static struct platform_device ep93xx_i2s_device = {
  650. .name = "ep93xx-i2s",
  651. .id = -1,
  652. .num_resources = ARRAY_SIZE(ep93xx_i2s_resource),
  653. .resource = ep93xx_i2s_resource,
  654. };
  655. static struct platform_device ep93xx_pcm_device = {
  656. .name = "ep93xx-pcm-audio",
  657. .id = -1,
  658. };
  659. void __init ep93xx_register_i2s(void)
  660. {
  661. platform_device_register(&ep93xx_i2s_device);
  662. platform_device_register(&ep93xx_pcm_device);
  663. }
  664. #define EP93XX_SYSCON_DEVCFG_I2S_MASK (EP93XX_SYSCON_DEVCFG_I2SONSSP | \
  665. EP93XX_SYSCON_DEVCFG_I2SONAC97)
  666. #define EP93XX_I2SCLKDIV_MASK (EP93XX_SYSCON_I2SCLKDIV_ORIDE | \
  667. EP93XX_SYSCON_I2SCLKDIV_SPOL)
  668. int ep93xx_i2s_acquire(void)
  669. {
  670. unsigned val;
  671. ep93xx_devcfg_set_clear(EP93XX_SYSCON_DEVCFG_I2SONAC97,
  672. EP93XX_SYSCON_DEVCFG_I2S_MASK);
  673. /*
  674. * This is potentially racy with the clock api for i2s_mclk, sclk and
  675. * lrclk. Since the i2s driver is the only user of those clocks we
  676. * rely on it to prevent parallel use of this function and the
  677. * clock api for the i2s clocks.
  678. */
  679. val = __raw_readl(EP93XX_SYSCON_I2SCLKDIV);
  680. val &= ~EP93XX_I2SCLKDIV_MASK;
  681. val |= EP93XX_SYSCON_I2SCLKDIV_ORIDE | EP93XX_SYSCON_I2SCLKDIV_SPOL;
  682. ep93xx_syscon_swlocked_write(val, EP93XX_SYSCON_I2SCLKDIV);
  683. return 0;
  684. }
  685. EXPORT_SYMBOL(ep93xx_i2s_acquire);
  686. void ep93xx_i2s_release(void)
  687. {
  688. ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_I2S_MASK);
  689. }
  690. EXPORT_SYMBOL(ep93xx_i2s_release);
  691. /*************************************************************************
  692. * EP93xx AC97 audio peripheral handling
  693. *************************************************************************/
  694. static struct resource ep93xx_ac97_resources[] = {
  695. {
  696. .start = EP93XX_AAC_PHYS_BASE,
  697. .end = EP93XX_AAC_PHYS_BASE + 0xac - 1,
  698. .flags = IORESOURCE_MEM,
  699. },
  700. {
  701. .start = IRQ_EP93XX_AACINTR,
  702. .end = IRQ_EP93XX_AACINTR,
  703. .flags = IORESOURCE_IRQ,
  704. },
  705. };
  706. static struct platform_device ep93xx_ac97_device = {
  707. .name = "ep93xx-ac97",
  708. .id = -1,
  709. .num_resources = ARRAY_SIZE(ep93xx_ac97_resources),
  710. .resource = ep93xx_ac97_resources,
  711. };
  712. void __init ep93xx_register_ac97(void)
  713. {
  714. /*
  715. * Make sure that the AC97 pins are not used by I2S.
  716. */
  717. ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_I2SONAC97);
  718. platform_device_register(&ep93xx_ac97_device);
  719. platform_device_register(&ep93xx_pcm_device);
  720. }
  721. /*************************************************************************
  722. * EP93xx Watchdog
  723. *************************************************************************/
  724. static struct resource ep93xx_wdt_resources[] = {
  725. DEFINE_RES_MEM(EP93XX_WATCHDOG_PHYS_BASE, 0x08),
  726. };
  727. static struct platform_device ep93xx_wdt_device = {
  728. .name = "ep93xx-wdt",
  729. .id = -1,
  730. .num_resources = ARRAY_SIZE(ep93xx_wdt_resources),
  731. .resource = ep93xx_wdt_resources,
  732. };
  733. void __init ep93xx_init_devices(void)
  734. {
  735. /* Disallow access to MaverickCrunch initially */
  736. ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_CPENA);
  737. /* Default all ports to GPIO */
  738. ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_KEYS |
  739. EP93XX_SYSCON_DEVCFG_GONK |
  740. EP93XX_SYSCON_DEVCFG_EONIDE |
  741. EP93XX_SYSCON_DEVCFG_GONIDE |
  742. EP93XX_SYSCON_DEVCFG_HONIDE);
  743. /* Get the GPIO working early, other devices need it */
  744. platform_device_register(&ep93xx_gpio_device);
  745. amba_device_register(&uart1_device, &iomem_resource);
  746. amba_device_register(&uart2_device, &iomem_resource);
  747. amba_device_register(&uart3_device, &iomem_resource);
  748. platform_device_register(&ep93xx_rtc_device);
  749. platform_device_register(&ep93xx_ohci_device);
  750. platform_device_register(&ep93xx_leds);
  751. platform_device_register(&ep93xx_wdt_device);
  752. }
  753. void ep93xx_restart(char mode, const char *cmd)
  754. {
  755. /*
  756. * Set then clear the SWRST bit to initiate a software reset
  757. */
  758. ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_SWRST);
  759. ep93xx_devcfg_clear_bits(EP93XX_SYSCON_DEVCFG_SWRST);
  760. while (1)
  761. ;
  762. }