skge.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  26. #include <linux/in.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/delay.h>
  37. #include <linux/crc32.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/sched.h>
  41. #include <linux/seq_file.h>
  42. #include <linux/mii.h>
  43. #include <linux/slab.h>
  44. #include <linux/dmi.h>
  45. #include <linux/prefetch.h>
  46. #include <asm/irq.h>
  47. #include "skge.h"
  48. #define DRV_NAME "skge"
  49. #define DRV_VERSION "1.14"
  50. #define DEFAULT_TX_RING_SIZE 128
  51. #define DEFAULT_RX_RING_SIZE 512
  52. #define MAX_TX_RING_SIZE 1024
  53. #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
  54. #define MAX_RX_RING_SIZE 4096
  55. #define RX_COPY_THRESHOLD 128
  56. #define RX_BUF_SIZE 1536
  57. #define PHY_RETRIES 1000
  58. #define ETH_JUMBO_MTU 9000
  59. #define TX_WATCHDOG (5 * HZ)
  60. #define NAPI_WEIGHT 64
  61. #define BLINK_MS 250
  62. #define LINK_HZ HZ
  63. #define SKGE_EEPROM_MAGIC 0x9933aabb
  64. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  65. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  66. MODULE_LICENSE("GPL");
  67. MODULE_VERSION(DRV_VERSION);
  68. static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
  69. NETIF_MSG_LINK | NETIF_MSG_IFUP |
  70. NETIF_MSG_IFDOWN);
  71. static int debug = -1; /* defaults above */
  72. module_param(debug, int, 0);
  73. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  74. static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
  75. { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) }, /* 3Com 3C940 */
  76. { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) }, /* 3Com 3C940B */
  77. #ifdef CONFIG_SKGE_GENESIS
  78. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
  79. #endif
  80. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
  81. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* D-Link DGE-530T (rev.B) */
  82. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) }, /* D-Link DGE-530T */
  83. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) }, /* D-Link DGE-530T Rev C1 */
  84. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, /* Marvell Yukon 88E8001/8003/8010 */
  85. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  86. { PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, /* CNet PowerG-2000 */
  87. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) }, /* Linksys EG1064 v2 */
  88. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
  89. { 0 }
  90. };
  91. MODULE_DEVICE_TABLE(pci, skge_id_table);
  92. static int skge_up(struct net_device *dev);
  93. static int skge_down(struct net_device *dev);
  94. static void skge_phy_reset(struct skge_port *skge);
  95. static void skge_tx_clean(struct net_device *dev);
  96. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  97. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  98. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  99. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  100. static void yukon_init(struct skge_hw *hw, int port);
  101. static void genesis_mac_init(struct skge_hw *hw, int port);
  102. static void genesis_link_up(struct skge_port *skge);
  103. static void skge_set_multicast(struct net_device *dev);
  104. static irqreturn_t skge_intr(int irq, void *dev_id);
  105. /* Avoid conditionals by using array */
  106. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  107. static const int rxqaddr[] = { Q_R1, Q_R2 };
  108. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  109. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  110. static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
  111. static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
  112. static inline bool is_genesis(const struct skge_hw *hw)
  113. {
  114. #ifdef CONFIG_SKGE_GENESIS
  115. return hw->chip_id == CHIP_ID_GENESIS;
  116. #else
  117. return false;
  118. #endif
  119. }
  120. static int skge_get_regs_len(struct net_device *dev)
  121. {
  122. return 0x4000;
  123. }
  124. /*
  125. * Returns copy of whole control register region
  126. * Note: skip RAM address register because accessing it will
  127. * cause bus hangs!
  128. */
  129. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  130. void *p)
  131. {
  132. const struct skge_port *skge = netdev_priv(dev);
  133. const void __iomem *io = skge->hw->regs;
  134. regs->version = 1;
  135. memset(p, 0, regs->len);
  136. memcpy_fromio(p, io, B3_RAM_ADDR);
  137. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  138. regs->len - B3_RI_WTO_R1);
  139. }
  140. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  141. static u32 wol_supported(const struct skge_hw *hw)
  142. {
  143. if (is_genesis(hw))
  144. return 0;
  145. if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  146. return 0;
  147. return WAKE_MAGIC | WAKE_PHY;
  148. }
  149. static void skge_wol_init(struct skge_port *skge)
  150. {
  151. struct skge_hw *hw = skge->hw;
  152. int port = skge->port;
  153. u16 ctrl;
  154. skge_write16(hw, B0_CTST, CS_RST_CLR);
  155. skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  156. /* Turn on Vaux */
  157. skge_write8(hw, B0_POWER_CTRL,
  158. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
  159. /* WA code for COMA mode -- clear PHY reset */
  160. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  161. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  162. u32 reg = skge_read32(hw, B2_GP_IO);
  163. reg |= GP_DIR_9;
  164. reg &= ~GP_IO_9;
  165. skge_write32(hw, B2_GP_IO, reg);
  166. }
  167. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  168. GPC_DIS_SLEEP |
  169. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  170. GPC_ANEG_1 | GPC_RST_SET);
  171. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  172. GPC_DIS_SLEEP |
  173. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  174. GPC_ANEG_1 | GPC_RST_CLR);
  175. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  176. /* Force to 10/100 skge_reset will re-enable on resume */
  177. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  178. (PHY_AN_100FULL | PHY_AN_100HALF |
  179. PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
  180. /* no 1000 HD/FD */
  181. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
  182. gm_phy_write(hw, port, PHY_MARV_CTRL,
  183. PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
  184. PHY_CT_RE_CFG | PHY_CT_DUP_MD);
  185. /* Set GMAC to no flow control and auto update for speed/duplex */
  186. gma_write16(hw, port, GM_GP_CTRL,
  187. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  188. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  189. /* Set WOL address */
  190. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  191. skge->netdev->dev_addr, ETH_ALEN);
  192. /* Turn on appropriate WOL control bits */
  193. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  194. ctrl = 0;
  195. if (skge->wol & WAKE_PHY)
  196. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  197. else
  198. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  199. if (skge->wol & WAKE_MAGIC)
  200. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  201. else
  202. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  203. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  204. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  205. /* block receiver */
  206. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  207. }
  208. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  209. {
  210. struct skge_port *skge = netdev_priv(dev);
  211. wol->supported = wol_supported(skge->hw);
  212. wol->wolopts = skge->wol;
  213. }
  214. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  215. {
  216. struct skge_port *skge = netdev_priv(dev);
  217. struct skge_hw *hw = skge->hw;
  218. if ((wol->wolopts & ~wol_supported(hw)) ||
  219. !device_can_wakeup(&hw->pdev->dev))
  220. return -EOPNOTSUPP;
  221. skge->wol = wol->wolopts;
  222. device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
  223. return 0;
  224. }
  225. /* Determine supported/advertised modes based on hardware.
  226. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  227. */
  228. static u32 skge_supported_modes(const struct skge_hw *hw)
  229. {
  230. u32 supported;
  231. if (hw->copper) {
  232. supported = (SUPPORTED_10baseT_Half |
  233. SUPPORTED_10baseT_Full |
  234. SUPPORTED_100baseT_Half |
  235. SUPPORTED_100baseT_Full |
  236. SUPPORTED_1000baseT_Half |
  237. SUPPORTED_1000baseT_Full |
  238. SUPPORTED_Autoneg |
  239. SUPPORTED_TP);
  240. if (is_genesis(hw))
  241. supported &= ~(SUPPORTED_10baseT_Half |
  242. SUPPORTED_10baseT_Full |
  243. SUPPORTED_100baseT_Half |
  244. SUPPORTED_100baseT_Full);
  245. else if (hw->chip_id == CHIP_ID_YUKON)
  246. supported &= ~SUPPORTED_1000baseT_Half;
  247. } else
  248. supported = (SUPPORTED_1000baseT_Full |
  249. SUPPORTED_1000baseT_Half |
  250. SUPPORTED_FIBRE |
  251. SUPPORTED_Autoneg);
  252. return supported;
  253. }
  254. static int skge_get_settings(struct net_device *dev,
  255. struct ethtool_cmd *ecmd)
  256. {
  257. struct skge_port *skge = netdev_priv(dev);
  258. struct skge_hw *hw = skge->hw;
  259. ecmd->transceiver = XCVR_INTERNAL;
  260. ecmd->supported = skge_supported_modes(hw);
  261. if (hw->copper) {
  262. ecmd->port = PORT_TP;
  263. ecmd->phy_address = hw->phy_addr;
  264. } else
  265. ecmd->port = PORT_FIBRE;
  266. ecmd->advertising = skge->advertising;
  267. ecmd->autoneg = skge->autoneg;
  268. ethtool_cmd_speed_set(ecmd, skge->speed);
  269. ecmd->duplex = skge->duplex;
  270. return 0;
  271. }
  272. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  273. {
  274. struct skge_port *skge = netdev_priv(dev);
  275. const struct skge_hw *hw = skge->hw;
  276. u32 supported = skge_supported_modes(hw);
  277. int err = 0;
  278. if (ecmd->autoneg == AUTONEG_ENABLE) {
  279. ecmd->advertising = supported;
  280. skge->duplex = -1;
  281. skge->speed = -1;
  282. } else {
  283. u32 setting;
  284. u32 speed = ethtool_cmd_speed(ecmd);
  285. switch (speed) {
  286. case SPEED_1000:
  287. if (ecmd->duplex == DUPLEX_FULL)
  288. setting = SUPPORTED_1000baseT_Full;
  289. else if (ecmd->duplex == DUPLEX_HALF)
  290. setting = SUPPORTED_1000baseT_Half;
  291. else
  292. return -EINVAL;
  293. break;
  294. case SPEED_100:
  295. if (ecmd->duplex == DUPLEX_FULL)
  296. setting = SUPPORTED_100baseT_Full;
  297. else if (ecmd->duplex == DUPLEX_HALF)
  298. setting = SUPPORTED_100baseT_Half;
  299. else
  300. return -EINVAL;
  301. break;
  302. case SPEED_10:
  303. if (ecmd->duplex == DUPLEX_FULL)
  304. setting = SUPPORTED_10baseT_Full;
  305. else if (ecmd->duplex == DUPLEX_HALF)
  306. setting = SUPPORTED_10baseT_Half;
  307. else
  308. return -EINVAL;
  309. break;
  310. default:
  311. return -EINVAL;
  312. }
  313. if ((setting & supported) == 0)
  314. return -EINVAL;
  315. skge->speed = speed;
  316. skge->duplex = ecmd->duplex;
  317. }
  318. skge->autoneg = ecmd->autoneg;
  319. skge->advertising = ecmd->advertising;
  320. if (netif_running(dev)) {
  321. skge_down(dev);
  322. err = skge_up(dev);
  323. if (err) {
  324. dev_close(dev);
  325. return err;
  326. }
  327. }
  328. return 0;
  329. }
  330. static void skge_get_drvinfo(struct net_device *dev,
  331. struct ethtool_drvinfo *info)
  332. {
  333. struct skge_port *skge = netdev_priv(dev);
  334. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  335. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  336. strlcpy(info->bus_info, pci_name(skge->hw->pdev),
  337. sizeof(info->bus_info));
  338. }
  339. static const struct skge_stat {
  340. char name[ETH_GSTRING_LEN];
  341. u16 xmac_offset;
  342. u16 gma_offset;
  343. } skge_stats[] = {
  344. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  345. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  346. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  347. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  348. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  349. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  350. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  351. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  352. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  353. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  354. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  355. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  356. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  357. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  358. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  359. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  360. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  361. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  362. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  363. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  364. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  365. };
  366. static int skge_get_sset_count(struct net_device *dev, int sset)
  367. {
  368. switch (sset) {
  369. case ETH_SS_STATS:
  370. return ARRAY_SIZE(skge_stats);
  371. default:
  372. return -EOPNOTSUPP;
  373. }
  374. }
  375. static void skge_get_ethtool_stats(struct net_device *dev,
  376. struct ethtool_stats *stats, u64 *data)
  377. {
  378. struct skge_port *skge = netdev_priv(dev);
  379. if (is_genesis(skge->hw))
  380. genesis_get_stats(skge, data);
  381. else
  382. yukon_get_stats(skge, data);
  383. }
  384. /* Use hardware MIB variables for critical path statistics and
  385. * transmit feedback not reported at interrupt.
  386. * Other errors are accounted for in interrupt handler.
  387. */
  388. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  389. {
  390. struct skge_port *skge = netdev_priv(dev);
  391. u64 data[ARRAY_SIZE(skge_stats)];
  392. if (is_genesis(skge->hw))
  393. genesis_get_stats(skge, data);
  394. else
  395. yukon_get_stats(skge, data);
  396. dev->stats.tx_bytes = data[0];
  397. dev->stats.rx_bytes = data[1];
  398. dev->stats.tx_packets = data[2] + data[4] + data[6];
  399. dev->stats.rx_packets = data[3] + data[5] + data[7];
  400. dev->stats.multicast = data[3] + data[5];
  401. dev->stats.collisions = data[10];
  402. dev->stats.tx_aborted_errors = data[12];
  403. return &dev->stats;
  404. }
  405. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  406. {
  407. int i;
  408. switch (stringset) {
  409. case ETH_SS_STATS:
  410. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  411. memcpy(data + i * ETH_GSTRING_LEN,
  412. skge_stats[i].name, ETH_GSTRING_LEN);
  413. break;
  414. }
  415. }
  416. static void skge_get_ring_param(struct net_device *dev,
  417. struct ethtool_ringparam *p)
  418. {
  419. struct skge_port *skge = netdev_priv(dev);
  420. p->rx_max_pending = MAX_RX_RING_SIZE;
  421. p->tx_max_pending = MAX_TX_RING_SIZE;
  422. p->rx_pending = skge->rx_ring.count;
  423. p->tx_pending = skge->tx_ring.count;
  424. }
  425. static int skge_set_ring_param(struct net_device *dev,
  426. struct ethtool_ringparam *p)
  427. {
  428. struct skge_port *skge = netdev_priv(dev);
  429. int err = 0;
  430. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  431. p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
  432. return -EINVAL;
  433. skge->rx_ring.count = p->rx_pending;
  434. skge->tx_ring.count = p->tx_pending;
  435. if (netif_running(dev)) {
  436. skge_down(dev);
  437. err = skge_up(dev);
  438. if (err)
  439. dev_close(dev);
  440. }
  441. return err;
  442. }
  443. static u32 skge_get_msglevel(struct net_device *netdev)
  444. {
  445. struct skge_port *skge = netdev_priv(netdev);
  446. return skge->msg_enable;
  447. }
  448. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  449. {
  450. struct skge_port *skge = netdev_priv(netdev);
  451. skge->msg_enable = value;
  452. }
  453. static int skge_nway_reset(struct net_device *dev)
  454. {
  455. struct skge_port *skge = netdev_priv(dev);
  456. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  457. return -EINVAL;
  458. skge_phy_reset(skge);
  459. return 0;
  460. }
  461. static void skge_get_pauseparam(struct net_device *dev,
  462. struct ethtool_pauseparam *ecmd)
  463. {
  464. struct skge_port *skge = netdev_priv(dev);
  465. ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
  466. (skge->flow_control == FLOW_MODE_SYM_OR_REM));
  467. ecmd->tx_pause = (ecmd->rx_pause ||
  468. (skge->flow_control == FLOW_MODE_LOC_SEND));
  469. ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
  470. }
  471. static int skge_set_pauseparam(struct net_device *dev,
  472. struct ethtool_pauseparam *ecmd)
  473. {
  474. struct skge_port *skge = netdev_priv(dev);
  475. struct ethtool_pauseparam old;
  476. int err = 0;
  477. skge_get_pauseparam(dev, &old);
  478. if (ecmd->autoneg != old.autoneg)
  479. skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
  480. else {
  481. if (ecmd->rx_pause && ecmd->tx_pause)
  482. skge->flow_control = FLOW_MODE_SYMMETRIC;
  483. else if (ecmd->rx_pause && !ecmd->tx_pause)
  484. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  485. else if (!ecmd->rx_pause && ecmd->tx_pause)
  486. skge->flow_control = FLOW_MODE_LOC_SEND;
  487. else
  488. skge->flow_control = FLOW_MODE_NONE;
  489. }
  490. if (netif_running(dev)) {
  491. skge_down(dev);
  492. err = skge_up(dev);
  493. if (err) {
  494. dev_close(dev);
  495. return err;
  496. }
  497. }
  498. return 0;
  499. }
  500. /* Chip internal frequency for clock calculations */
  501. static inline u32 hwkhz(const struct skge_hw *hw)
  502. {
  503. return is_genesis(hw) ? 53125 : 78125;
  504. }
  505. /* Chip HZ to microseconds */
  506. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  507. {
  508. return (ticks * 1000) / hwkhz(hw);
  509. }
  510. /* Microseconds to chip HZ */
  511. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  512. {
  513. return hwkhz(hw) * usec / 1000;
  514. }
  515. static int skge_get_coalesce(struct net_device *dev,
  516. struct ethtool_coalesce *ecmd)
  517. {
  518. struct skge_port *skge = netdev_priv(dev);
  519. struct skge_hw *hw = skge->hw;
  520. int port = skge->port;
  521. ecmd->rx_coalesce_usecs = 0;
  522. ecmd->tx_coalesce_usecs = 0;
  523. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  524. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  525. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  526. if (msk & rxirqmask[port])
  527. ecmd->rx_coalesce_usecs = delay;
  528. if (msk & txirqmask[port])
  529. ecmd->tx_coalesce_usecs = delay;
  530. }
  531. return 0;
  532. }
  533. /* Note: interrupt timer is per board, but can turn on/off per port */
  534. static int skge_set_coalesce(struct net_device *dev,
  535. struct ethtool_coalesce *ecmd)
  536. {
  537. struct skge_port *skge = netdev_priv(dev);
  538. struct skge_hw *hw = skge->hw;
  539. int port = skge->port;
  540. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  541. u32 delay = 25;
  542. if (ecmd->rx_coalesce_usecs == 0)
  543. msk &= ~rxirqmask[port];
  544. else if (ecmd->rx_coalesce_usecs < 25 ||
  545. ecmd->rx_coalesce_usecs > 33333)
  546. return -EINVAL;
  547. else {
  548. msk |= rxirqmask[port];
  549. delay = ecmd->rx_coalesce_usecs;
  550. }
  551. if (ecmd->tx_coalesce_usecs == 0)
  552. msk &= ~txirqmask[port];
  553. else if (ecmd->tx_coalesce_usecs < 25 ||
  554. ecmd->tx_coalesce_usecs > 33333)
  555. return -EINVAL;
  556. else {
  557. msk |= txirqmask[port];
  558. delay = min(delay, ecmd->rx_coalesce_usecs);
  559. }
  560. skge_write32(hw, B2_IRQM_MSK, msk);
  561. if (msk == 0)
  562. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  563. else {
  564. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  565. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  566. }
  567. return 0;
  568. }
  569. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  570. static void skge_led(struct skge_port *skge, enum led_mode mode)
  571. {
  572. struct skge_hw *hw = skge->hw;
  573. int port = skge->port;
  574. spin_lock_bh(&hw->phy_lock);
  575. if (is_genesis(hw)) {
  576. switch (mode) {
  577. case LED_MODE_OFF:
  578. if (hw->phy_type == SK_PHY_BCOM)
  579. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  580. else {
  581. skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
  582. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
  583. }
  584. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  585. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  586. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  587. break;
  588. case LED_MODE_ON:
  589. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  590. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  591. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  592. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  593. break;
  594. case LED_MODE_TST:
  595. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  596. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  597. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  598. if (hw->phy_type == SK_PHY_BCOM)
  599. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  600. else {
  601. skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
  602. skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
  603. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  604. }
  605. }
  606. } else {
  607. switch (mode) {
  608. case LED_MODE_OFF:
  609. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  610. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  611. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  612. PHY_M_LED_MO_10(MO_LED_OFF) |
  613. PHY_M_LED_MO_100(MO_LED_OFF) |
  614. PHY_M_LED_MO_1000(MO_LED_OFF) |
  615. PHY_M_LED_MO_RX(MO_LED_OFF));
  616. break;
  617. case LED_MODE_ON:
  618. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  619. PHY_M_LED_PULS_DUR(PULS_170MS) |
  620. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  621. PHY_M_LEDC_TX_CTRL |
  622. PHY_M_LEDC_DP_CTRL);
  623. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  624. PHY_M_LED_MO_RX(MO_LED_OFF) |
  625. (skge->speed == SPEED_100 ?
  626. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  627. break;
  628. case LED_MODE_TST:
  629. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  630. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  631. PHY_M_LED_MO_DUP(MO_LED_ON) |
  632. PHY_M_LED_MO_10(MO_LED_ON) |
  633. PHY_M_LED_MO_100(MO_LED_ON) |
  634. PHY_M_LED_MO_1000(MO_LED_ON) |
  635. PHY_M_LED_MO_RX(MO_LED_ON));
  636. }
  637. }
  638. spin_unlock_bh(&hw->phy_lock);
  639. }
  640. /* blink LED's for finding board */
  641. static int skge_set_phys_id(struct net_device *dev,
  642. enum ethtool_phys_id_state state)
  643. {
  644. struct skge_port *skge = netdev_priv(dev);
  645. switch (state) {
  646. case ETHTOOL_ID_ACTIVE:
  647. return 2; /* cycle on/off twice per second */
  648. case ETHTOOL_ID_ON:
  649. skge_led(skge, LED_MODE_TST);
  650. break;
  651. case ETHTOOL_ID_OFF:
  652. skge_led(skge, LED_MODE_OFF);
  653. break;
  654. case ETHTOOL_ID_INACTIVE:
  655. /* back to regular LED state */
  656. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  657. }
  658. return 0;
  659. }
  660. static int skge_get_eeprom_len(struct net_device *dev)
  661. {
  662. struct skge_port *skge = netdev_priv(dev);
  663. u32 reg2;
  664. pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
  665. return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  666. }
  667. static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
  668. {
  669. u32 val;
  670. pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
  671. do {
  672. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  673. } while (!(offset & PCI_VPD_ADDR_F));
  674. pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
  675. return val;
  676. }
  677. static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
  678. {
  679. pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
  680. pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
  681. offset | PCI_VPD_ADDR_F);
  682. do {
  683. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  684. } while (offset & PCI_VPD_ADDR_F);
  685. }
  686. static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  687. u8 *data)
  688. {
  689. struct skge_port *skge = netdev_priv(dev);
  690. struct pci_dev *pdev = skge->hw->pdev;
  691. int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
  692. int length = eeprom->len;
  693. u16 offset = eeprom->offset;
  694. if (!cap)
  695. return -EINVAL;
  696. eeprom->magic = SKGE_EEPROM_MAGIC;
  697. while (length > 0) {
  698. u32 val = skge_vpd_read(pdev, cap, offset);
  699. int n = min_t(int, length, sizeof(val));
  700. memcpy(data, &val, n);
  701. length -= n;
  702. data += n;
  703. offset += n;
  704. }
  705. return 0;
  706. }
  707. static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  708. u8 *data)
  709. {
  710. struct skge_port *skge = netdev_priv(dev);
  711. struct pci_dev *pdev = skge->hw->pdev;
  712. int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
  713. int length = eeprom->len;
  714. u16 offset = eeprom->offset;
  715. if (!cap)
  716. return -EINVAL;
  717. if (eeprom->magic != SKGE_EEPROM_MAGIC)
  718. return -EINVAL;
  719. while (length > 0) {
  720. u32 val;
  721. int n = min_t(int, length, sizeof(val));
  722. if (n < sizeof(val))
  723. val = skge_vpd_read(pdev, cap, offset);
  724. memcpy(&val, data, n);
  725. skge_vpd_write(pdev, cap, offset, val);
  726. length -= n;
  727. data += n;
  728. offset += n;
  729. }
  730. return 0;
  731. }
  732. static const struct ethtool_ops skge_ethtool_ops = {
  733. .get_settings = skge_get_settings,
  734. .set_settings = skge_set_settings,
  735. .get_drvinfo = skge_get_drvinfo,
  736. .get_regs_len = skge_get_regs_len,
  737. .get_regs = skge_get_regs,
  738. .get_wol = skge_get_wol,
  739. .set_wol = skge_set_wol,
  740. .get_msglevel = skge_get_msglevel,
  741. .set_msglevel = skge_set_msglevel,
  742. .nway_reset = skge_nway_reset,
  743. .get_link = ethtool_op_get_link,
  744. .get_eeprom_len = skge_get_eeprom_len,
  745. .get_eeprom = skge_get_eeprom,
  746. .set_eeprom = skge_set_eeprom,
  747. .get_ringparam = skge_get_ring_param,
  748. .set_ringparam = skge_set_ring_param,
  749. .get_pauseparam = skge_get_pauseparam,
  750. .set_pauseparam = skge_set_pauseparam,
  751. .get_coalesce = skge_get_coalesce,
  752. .set_coalesce = skge_set_coalesce,
  753. .get_strings = skge_get_strings,
  754. .set_phys_id = skge_set_phys_id,
  755. .get_sset_count = skge_get_sset_count,
  756. .get_ethtool_stats = skge_get_ethtool_stats,
  757. };
  758. /*
  759. * Allocate ring elements and chain them together
  760. * One-to-one association of board descriptors with ring elements
  761. */
  762. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  763. {
  764. struct skge_tx_desc *d;
  765. struct skge_element *e;
  766. int i;
  767. ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
  768. if (!ring->start)
  769. return -ENOMEM;
  770. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  771. e->desc = d;
  772. if (i == ring->count - 1) {
  773. e->next = ring->start;
  774. d->next_offset = base;
  775. } else {
  776. e->next = e + 1;
  777. d->next_offset = base + (i+1) * sizeof(*d);
  778. }
  779. }
  780. ring->to_use = ring->to_clean = ring->start;
  781. return 0;
  782. }
  783. /* Allocate and setup a new buffer for receiving */
  784. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  785. struct sk_buff *skb, unsigned int bufsize)
  786. {
  787. struct skge_rx_desc *rd = e->desc;
  788. u64 map;
  789. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  790. PCI_DMA_FROMDEVICE);
  791. rd->dma_lo = map;
  792. rd->dma_hi = map >> 32;
  793. e->skb = skb;
  794. rd->csum1_start = ETH_HLEN;
  795. rd->csum2_start = ETH_HLEN;
  796. rd->csum1 = 0;
  797. rd->csum2 = 0;
  798. wmb();
  799. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  800. dma_unmap_addr_set(e, mapaddr, map);
  801. dma_unmap_len_set(e, maplen, bufsize);
  802. }
  803. /* Resume receiving using existing skb,
  804. * Note: DMA address is not changed by chip.
  805. * MTU not changed while receiver active.
  806. */
  807. static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
  808. {
  809. struct skge_rx_desc *rd = e->desc;
  810. rd->csum2 = 0;
  811. rd->csum2_start = ETH_HLEN;
  812. wmb();
  813. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  814. }
  815. /* Free all buffers in receive ring, assumes receiver stopped */
  816. static void skge_rx_clean(struct skge_port *skge)
  817. {
  818. struct skge_hw *hw = skge->hw;
  819. struct skge_ring *ring = &skge->rx_ring;
  820. struct skge_element *e;
  821. e = ring->start;
  822. do {
  823. struct skge_rx_desc *rd = e->desc;
  824. rd->control = 0;
  825. if (e->skb) {
  826. pci_unmap_single(hw->pdev,
  827. dma_unmap_addr(e, mapaddr),
  828. dma_unmap_len(e, maplen),
  829. PCI_DMA_FROMDEVICE);
  830. dev_kfree_skb(e->skb);
  831. e->skb = NULL;
  832. }
  833. } while ((e = e->next) != ring->start);
  834. }
  835. /* Allocate buffers for receive ring
  836. * For receive: to_clean is next received frame.
  837. */
  838. static int skge_rx_fill(struct net_device *dev)
  839. {
  840. struct skge_port *skge = netdev_priv(dev);
  841. struct skge_ring *ring = &skge->rx_ring;
  842. struct skge_element *e;
  843. e = ring->start;
  844. do {
  845. struct sk_buff *skb;
  846. skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
  847. GFP_KERNEL);
  848. if (!skb)
  849. return -ENOMEM;
  850. skb_reserve(skb, NET_IP_ALIGN);
  851. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  852. } while ((e = e->next) != ring->start);
  853. ring->to_clean = ring->start;
  854. return 0;
  855. }
  856. static const char *skge_pause(enum pause_status status)
  857. {
  858. switch (status) {
  859. case FLOW_STAT_NONE:
  860. return "none";
  861. case FLOW_STAT_REM_SEND:
  862. return "rx only";
  863. case FLOW_STAT_LOC_SEND:
  864. return "tx_only";
  865. case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
  866. return "both";
  867. default:
  868. return "indeterminated";
  869. }
  870. }
  871. static void skge_link_up(struct skge_port *skge)
  872. {
  873. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  874. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  875. netif_carrier_on(skge->netdev);
  876. netif_wake_queue(skge->netdev);
  877. netif_info(skge, link, skge->netdev,
  878. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  879. skge->speed,
  880. skge->duplex == DUPLEX_FULL ? "full" : "half",
  881. skge_pause(skge->flow_status));
  882. }
  883. static void skge_link_down(struct skge_port *skge)
  884. {
  885. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  886. netif_carrier_off(skge->netdev);
  887. netif_stop_queue(skge->netdev);
  888. netif_info(skge, link, skge->netdev, "Link is down\n");
  889. }
  890. static void xm_link_down(struct skge_hw *hw, int port)
  891. {
  892. struct net_device *dev = hw->dev[port];
  893. struct skge_port *skge = netdev_priv(dev);
  894. xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
  895. if (netif_carrier_ok(dev))
  896. skge_link_down(skge);
  897. }
  898. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  899. {
  900. int i;
  901. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  902. *val = xm_read16(hw, port, XM_PHY_DATA);
  903. if (hw->phy_type == SK_PHY_XMAC)
  904. goto ready;
  905. for (i = 0; i < PHY_RETRIES; i++) {
  906. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  907. goto ready;
  908. udelay(1);
  909. }
  910. return -ETIMEDOUT;
  911. ready:
  912. *val = xm_read16(hw, port, XM_PHY_DATA);
  913. return 0;
  914. }
  915. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  916. {
  917. u16 v = 0;
  918. if (__xm_phy_read(hw, port, reg, &v))
  919. pr_warning("%s: phy read timed out\n", hw->dev[port]->name);
  920. return v;
  921. }
  922. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  923. {
  924. int i;
  925. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  926. for (i = 0; i < PHY_RETRIES; i++) {
  927. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  928. goto ready;
  929. udelay(1);
  930. }
  931. return -EIO;
  932. ready:
  933. xm_write16(hw, port, XM_PHY_DATA, val);
  934. for (i = 0; i < PHY_RETRIES; i++) {
  935. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  936. return 0;
  937. udelay(1);
  938. }
  939. return -ETIMEDOUT;
  940. }
  941. static void genesis_init(struct skge_hw *hw)
  942. {
  943. /* set blink source counter */
  944. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  945. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  946. /* configure mac arbiter */
  947. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  948. /* configure mac arbiter timeout values */
  949. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  950. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  951. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  952. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  953. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  954. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  955. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  956. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  957. /* configure packet arbiter timeout */
  958. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  959. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  960. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  961. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  962. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  963. }
  964. static void genesis_reset(struct skge_hw *hw, int port)
  965. {
  966. static const u8 zero[8] = { 0 };
  967. u32 reg;
  968. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  969. /* reset the statistics module */
  970. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  971. xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
  972. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  973. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  974. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  975. /* disable Broadcom PHY IRQ */
  976. if (hw->phy_type == SK_PHY_BCOM)
  977. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  978. xm_outhash(hw, port, XM_HSM, zero);
  979. /* Flush TX and RX fifo */
  980. reg = xm_read32(hw, port, XM_MODE);
  981. xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
  982. xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
  983. }
  984. /* Convert mode to MII values */
  985. static const u16 phy_pause_map[] = {
  986. [FLOW_MODE_NONE] = 0,
  987. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  988. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  989. [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  990. };
  991. /* special defines for FIBER (88E1011S only) */
  992. static const u16 fiber_pause_map[] = {
  993. [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
  994. [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
  995. [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
  996. [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
  997. };
  998. /* Check status of Broadcom phy link */
  999. static void bcom_check_link(struct skge_hw *hw, int port)
  1000. {
  1001. struct net_device *dev = hw->dev[port];
  1002. struct skge_port *skge = netdev_priv(dev);
  1003. u16 status;
  1004. /* read twice because of latch */
  1005. xm_phy_read(hw, port, PHY_BCOM_STAT);
  1006. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  1007. if ((status & PHY_ST_LSYNC) == 0) {
  1008. xm_link_down(hw, port);
  1009. return;
  1010. }
  1011. if (skge->autoneg == AUTONEG_ENABLE) {
  1012. u16 lpa, aux;
  1013. if (!(status & PHY_ST_AN_OVER))
  1014. return;
  1015. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1016. if (lpa & PHY_B_AN_RF) {
  1017. netdev_notice(dev, "remote fault\n");
  1018. return;
  1019. }
  1020. aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  1021. /* Check Duplex mismatch */
  1022. switch (aux & PHY_B_AS_AN_RES_MSK) {
  1023. case PHY_B_RES_1000FD:
  1024. skge->duplex = DUPLEX_FULL;
  1025. break;
  1026. case PHY_B_RES_1000HD:
  1027. skge->duplex = DUPLEX_HALF;
  1028. break;
  1029. default:
  1030. netdev_notice(dev, "duplex mismatch\n");
  1031. return;
  1032. }
  1033. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1034. switch (aux & PHY_B_AS_PAUSE_MSK) {
  1035. case PHY_B_AS_PAUSE_MSK:
  1036. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1037. break;
  1038. case PHY_B_AS_PRR:
  1039. skge->flow_status = FLOW_STAT_REM_SEND;
  1040. break;
  1041. case PHY_B_AS_PRT:
  1042. skge->flow_status = FLOW_STAT_LOC_SEND;
  1043. break;
  1044. default:
  1045. skge->flow_status = FLOW_STAT_NONE;
  1046. }
  1047. skge->speed = SPEED_1000;
  1048. }
  1049. if (!netif_carrier_ok(dev))
  1050. genesis_link_up(skge);
  1051. }
  1052. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  1053. * Phy on for 100 or 10Mbit operation
  1054. */
  1055. static void bcom_phy_init(struct skge_port *skge)
  1056. {
  1057. struct skge_hw *hw = skge->hw;
  1058. int port = skge->port;
  1059. int i;
  1060. u16 id1, r, ext, ctl;
  1061. /* magic workaround patterns for Broadcom */
  1062. static const struct {
  1063. u16 reg;
  1064. u16 val;
  1065. } A1hack[] = {
  1066. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  1067. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  1068. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  1069. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  1070. }, C0hack[] = {
  1071. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  1072. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  1073. };
  1074. /* read Id from external PHY (all have the same address) */
  1075. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  1076. /* Optimize MDIO transfer by suppressing preamble. */
  1077. r = xm_read16(hw, port, XM_MMU_CMD);
  1078. r |= XM_MMU_NO_PRE;
  1079. xm_write16(hw, port, XM_MMU_CMD, r);
  1080. switch (id1) {
  1081. case PHY_BCOM_ID1_C0:
  1082. /*
  1083. * Workaround BCOM Errata for the C0 type.
  1084. * Write magic patterns to reserved registers.
  1085. */
  1086. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  1087. xm_phy_write(hw, port,
  1088. C0hack[i].reg, C0hack[i].val);
  1089. break;
  1090. case PHY_BCOM_ID1_A1:
  1091. /*
  1092. * Workaround BCOM Errata for the A1 type.
  1093. * Write magic patterns to reserved registers.
  1094. */
  1095. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  1096. xm_phy_write(hw, port,
  1097. A1hack[i].reg, A1hack[i].val);
  1098. break;
  1099. }
  1100. /*
  1101. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1102. * Disable Power Management after reset.
  1103. */
  1104. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  1105. r |= PHY_B_AC_DIS_PM;
  1106. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  1107. /* Dummy read */
  1108. xm_read16(hw, port, XM_ISRC);
  1109. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  1110. ctl = PHY_CT_SP1000; /* always 1000mbit */
  1111. if (skge->autoneg == AUTONEG_ENABLE) {
  1112. /*
  1113. * Workaround BCOM Errata #1 for the C5 type.
  1114. * 1000Base-T Link Acquisition Failure in Slave Mode
  1115. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1116. */
  1117. u16 adv = PHY_B_1000C_RD;
  1118. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1119. adv |= PHY_B_1000C_AHD;
  1120. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1121. adv |= PHY_B_1000C_AFD;
  1122. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  1123. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1124. } else {
  1125. if (skge->duplex == DUPLEX_FULL)
  1126. ctl |= PHY_CT_DUP_MD;
  1127. /* Force to slave */
  1128. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  1129. }
  1130. /* Set autonegotiation pause parameters */
  1131. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  1132. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  1133. /* Handle Jumbo frames */
  1134. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  1135. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1136. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  1137. ext |= PHY_B_PEC_HIGH_LA;
  1138. }
  1139. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  1140. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  1141. /* Use link status change interrupt */
  1142. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1143. }
  1144. static void xm_phy_init(struct skge_port *skge)
  1145. {
  1146. struct skge_hw *hw = skge->hw;
  1147. int port = skge->port;
  1148. u16 ctrl = 0;
  1149. if (skge->autoneg == AUTONEG_ENABLE) {
  1150. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1151. ctrl |= PHY_X_AN_HD;
  1152. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1153. ctrl |= PHY_X_AN_FD;
  1154. ctrl |= fiber_pause_map[skge->flow_control];
  1155. xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
  1156. /* Restart Auto-negotiation */
  1157. ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1158. } else {
  1159. /* Set DuplexMode in Config register */
  1160. if (skge->duplex == DUPLEX_FULL)
  1161. ctrl |= PHY_CT_DUP_MD;
  1162. /*
  1163. * Do NOT enable Auto-negotiation here. This would hold
  1164. * the link down because no IDLEs are transmitted
  1165. */
  1166. }
  1167. xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
  1168. /* Poll PHY for status changes */
  1169. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1170. }
  1171. static int xm_check_link(struct net_device *dev)
  1172. {
  1173. struct skge_port *skge = netdev_priv(dev);
  1174. struct skge_hw *hw = skge->hw;
  1175. int port = skge->port;
  1176. u16 status;
  1177. /* read twice because of latch */
  1178. xm_phy_read(hw, port, PHY_XMAC_STAT);
  1179. status = xm_phy_read(hw, port, PHY_XMAC_STAT);
  1180. if ((status & PHY_ST_LSYNC) == 0) {
  1181. xm_link_down(hw, port);
  1182. return 0;
  1183. }
  1184. if (skge->autoneg == AUTONEG_ENABLE) {
  1185. u16 lpa, res;
  1186. if (!(status & PHY_ST_AN_OVER))
  1187. return 0;
  1188. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1189. if (lpa & PHY_B_AN_RF) {
  1190. netdev_notice(dev, "remote fault\n");
  1191. return 0;
  1192. }
  1193. res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
  1194. /* Check Duplex mismatch */
  1195. switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
  1196. case PHY_X_RS_FD:
  1197. skge->duplex = DUPLEX_FULL;
  1198. break;
  1199. case PHY_X_RS_HD:
  1200. skge->duplex = DUPLEX_HALF;
  1201. break;
  1202. default:
  1203. netdev_notice(dev, "duplex mismatch\n");
  1204. return 0;
  1205. }
  1206. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1207. if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1208. skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
  1209. (lpa & PHY_X_P_SYM_MD))
  1210. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1211. else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
  1212. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
  1213. /* Enable PAUSE receive, disable PAUSE transmit */
  1214. skge->flow_status = FLOW_STAT_REM_SEND;
  1215. else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
  1216. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
  1217. /* Disable PAUSE receive, enable PAUSE transmit */
  1218. skge->flow_status = FLOW_STAT_LOC_SEND;
  1219. else
  1220. skge->flow_status = FLOW_STAT_NONE;
  1221. skge->speed = SPEED_1000;
  1222. }
  1223. if (!netif_carrier_ok(dev))
  1224. genesis_link_up(skge);
  1225. return 1;
  1226. }
  1227. /* Poll to check for link coming up.
  1228. *
  1229. * Since internal PHY is wired to a level triggered pin, can't
  1230. * get an interrupt when carrier is detected, need to poll for
  1231. * link coming up.
  1232. */
  1233. static void xm_link_timer(unsigned long arg)
  1234. {
  1235. struct skge_port *skge = (struct skge_port *) arg;
  1236. struct net_device *dev = skge->netdev;
  1237. struct skge_hw *hw = skge->hw;
  1238. int port = skge->port;
  1239. int i;
  1240. unsigned long flags;
  1241. if (!netif_running(dev))
  1242. return;
  1243. spin_lock_irqsave(&hw->phy_lock, flags);
  1244. /*
  1245. * Verify that the link by checking GPIO register three times.
  1246. * This pin has the signal from the link_sync pin connected to it.
  1247. */
  1248. for (i = 0; i < 3; i++) {
  1249. if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
  1250. goto link_down;
  1251. }
  1252. /* Re-enable interrupt to detect link down */
  1253. if (xm_check_link(dev)) {
  1254. u16 msk = xm_read16(hw, port, XM_IMSK);
  1255. msk &= ~XM_IS_INP_ASS;
  1256. xm_write16(hw, port, XM_IMSK, msk);
  1257. xm_read16(hw, port, XM_ISRC);
  1258. } else {
  1259. link_down:
  1260. mod_timer(&skge->link_timer,
  1261. round_jiffies(jiffies + LINK_HZ));
  1262. }
  1263. spin_unlock_irqrestore(&hw->phy_lock, flags);
  1264. }
  1265. static void genesis_mac_init(struct skge_hw *hw, int port)
  1266. {
  1267. struct net_device *dev = hw->dev[port];
  1268. struct skge_port *skge = netdev_priv(dev);
  1269. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1270. int i;
  1271. u32 r;
  1272. static const u8 zero[6] = { 0 };
  1273. for (i = 0; i < 10; i++) {
  1274. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  1275. MFF_SET_MAC_RST);
  1276. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  1277. goto reset_ok;
  1278. udelay(1);
  1279. }
  1280. netdev_warn(dev, "genesis reset failed\n");
  1281. reset_ok:
  1282. /* Unreset the XMAC. */
  1283. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1284. /*
  1285. * Perform additional initialization for external PHYs,
  1286. * namely for the 1000baseTX cards that use the XMAC's
  1287. * GMII mode.
  1288. */
  1289. if (hw->phy_type != SK_PHY_XMAC) {
  1290. /* Take external Phy out of reset */
  1291. r = skge_read32(hw, B2_GP_IO);
  1292. if (port == 0)
  1293. r |= GP_DIR_0|GP_IO_0;
  1294. else
  1295. r |= GP_DIR_2|GP_IO_2;
  1296. skge_write32(hw, B2_GP_IO, r);
  1297. /* Enable GMII interface */
  1298. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1299. }
  1300. switch (hw->phy_type) {
  1301. case SK_PHY_XMAC:
  1302. xm_phy_init(skge);
  1303. break;
  1304. case SK_PHY_BCOM:
  1305. bcom_phy_init(skge);
  1306. bcom_check_link(hw, port);
  1307. }
  1308. /* Set Station Address */
  1309. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1310. /* We don't use match addresses so clear */
  1311. for (i = 1; i < 16; i++)
  1312. xm_outaddr(hw, port, XM_EXM(i), zero);
  1313. /* Clear MIB counters */
  1314. xm_write16(hw, port, XM_STAT_CMD,
  1315. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1316. /* Clear two times according to Errata #3 */
  1317. xm_write16(hw, port, XM_STAT_CMD,
  1318. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1319. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1320. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1321. /* We don't need the FCS appended to the packet. */
  1322. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1323. if (jumbo)
  1324. r |= XM_RX_BIG_PK_OK;
  1325. if (skge->duplex == DUPLEX_HALF) {
  1326. /*
  1327. * If in manual half duplex mode the other side might be in
  1328. * full duplex mode, so ignore if a carrier extension is not seen
  1329. * on frames received
  1330. */
  1331. r |= XM_RX_DIS_CEXT;
  1332. }
  1333. xm_write16(hw, port, XM_RX_CMD, r);
  1334. /* We want short frames padded to 60 bytes. */
  1335. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1336. /* Increase threshold for jumbo frames on dual port */
  1337. if (hw->ports > 1 && jumbo)
  1338. xm_write16(hw, port, XM_TX_THR, 1020);
  1339. else
  1340. xm_write16(hw, port, XM_TX_THR, 512);
  1341. /*
  1342. * Enable the reception of all error frames. This is is
  1343. * a necessary evil due to the design of the XMAC. The
  1344. * XMAC's receive FIFO is only 8K in size, however jumbo
  1345. * frames can be up to 9000 bytes in length. When bad
  1346. * frame filtering is enabled, the XMAC's RX FIFO operates
  1347. * in 'store and forward' mode. For this to work, the
  1348. * entire frame has to fit into the FIFO, but that means
  1349. * that jumbo frames larger than 8192 bytes will be
  1350. * truncated. Disabling all bad frame filtering causes
  1351. * the RX FIFO to operate in streaming mode, in which
  1352. * case the XMAC will start transferring frames out of the
  1353. * RX FIFO as soon as the FIFO threshold is reached.
  1354. */
  1355. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1356. /*
  1357. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1358. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1359. * and 'Octets Rx OK Hi Cnt Ov'.
  1360. */
  1361. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1362. /*
  1363. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1364. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1365. * and 'Octets Tx OK Hi Cnt Ov'.
  1366. */
  1367. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1368. /* Configure MAC arbiter */
  1369. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1370. /* configure timeout values */
  1371. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1372. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1373. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1374. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1375. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1376. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1377. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1378. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1379. /* Configure Rx MAC FIFO */
  1380. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1381. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1382. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1383. /* Configure Tx MAC FIFO */
  1384. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1385. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1386. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1387. if (jumbo) {
  1388. /* Enable frame flushing if jumbo frames used */
  1389. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1390. } else {
  1391. /* enable timeout timers if normal frames */
  1392. skge_write16(hw, B3_PA_CTRL,
  1393. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1394. }
  1395. }
  1396. static void genesis_stop(struct skge_port *skge)
  1397. {
  1398. struct skge_hw *hw = skge->hw;
  1399. int port = skge->port;
  1400. unsigned retries = 1000;
  1401. u16 cmd;
  1402. /* Disable Tx and Rx */
  1403. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1404. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1405. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1406. genesis_reset(hw, port);
  1407. /* Clear Tx packet arbiter timeout IRQ */
  1408. skge_write16(hw, B3_PA_CTRL,
  1409. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1410. /* Reset the MAC */
  1411. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1412. do {
  1413. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1414. if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
  1415. break;
  1416. } while (--retries > 0);
  1417. /* For external PHYs there must be special handling */
  1418. if (hw->phy_type != SK_PHY_XMAC) {
  1419. u32 reg = skge_read32(hw, B2_GP_IO);
  1420. if (port == 0) {
  1421. reg |= GP_DIR_0;
  1422. reg &= ~GP_IO_0;
  1423. } else {
  1424. reg |= GP_DIR_2;
  1425. reg &= ~GP_IO_2;
  1426. }
  1427. skge_write32(hw, B2_GP_IO, reg);
  1428. skge_read32(hw, B2_GP_IO);
  1429. }
  1430. xm_write16(hw, port, XM_MMU_CMD,
  1431. xm_read16(hw, port, XM_MMU_CMD)
  1432. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1433. xm_read16(hw, port, XM_MMU_CMD);
  1434. }
  1435. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1436. {
  1437. struct skge_hw *hw = skge->hw;
  1438. int port = skge->port;
  1439. int i;
  1440. unsigned long timeout = jiffies + HZ;
  1441. xm_write16(hw, port,
  1442. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1443. /* wait for update to complete */
  1444. while (xm_read16(hw, port, XM_STAT_CMD)
  1445. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1446. if (time_after(jiffies, timeout))
  1447. break;
  1448. udelay(10);
  1449. }
  1450. /* special case for 64 bit octet counter */
  1451. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1452. | xm_read32(hw, port, XM_TXO_OK_LO);
  1453. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1454. | xm_read32(hw, port, XM_RXO_OK_LO);
  1455. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1456. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1457. }
  1458. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1459. {
  1460. struct net_device *dev = hw->dev[port];
  1461. struct skge_port *skge = netdev_priv(dev);
  1462. u16 status = xm_read16(hw, port, XM_ISRC);
  1463. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1464. "mac interrupt status 0x%x\n", status);
  1465. if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
  1466. xm_link_down(hw, port);
  1467. mod_timer(&skge->link_timer, jiffies + 1);
  1468. }
  1469. if (status & XM_IS_TXF_UR) {
  1470. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1471. ++dev->stats.tx_fifo_errors;
  1472. }
  1473. }
  1474. static void genesis_link_up(struct skge_port *skge)
  1475. {
  1476. struct skge_hw *hw = skge->hw;
  1477. int port = skge->port;
  1478. u16 cmd, msk;
  1479. u32 mode;
  1480. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1481. /*
  1482. * enabling pause frame reception is required for 1000BT
  1483. * because the XMAC is not reset if the link is going down
  1484. */
  1485. if (skge->flow_status == FLOW_STAT_NONE ||
  1486. skge->flow_status == FLOW_STAT_LOC_SEND)
  1487. /* Disable Pause Frame Reception */
  1488. cmd |= XM_MMU_IGN_PF;
  1489. else
  1490. /* Enable Pause Frame Reception */
  1491. cmd &= ~XM_MMU_IGN_PF;
  1492. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1493. mode = xm_read32(hw, port, XM_MODE);
  1494. if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
  1495. skge->flow_status == FLOW_STAT_LOC_SEND) {
  1496. /*
  1497. * Configure Pause Frame Generation
  1498. * Use internal and external Pause Frame Generation.
  1499. * Sending pause frames is edge triggered.
  1500. * Send a Pause frame with the maximum pause time if
  1501. * internal oder external FIFO full condition occurs.
  1502. * Send a zero pause time frame to re-start transmission.
  1503. */
  1504. /* XM_PAUSE_DA = '010000C28001' (default) */
  1505. /* XM_MAC_PTIME = 0xffff (maximum) */
  1506. /* remember this value is defined in big endian (!) */
  1507. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1508. mode |= XM_PAUSE_MODE;
  1509. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1510. } else {
  1511. /*
  1512. * disable pause frame generation is required for 1000BT
  1513. * because the XMAC is not reset if the link is going down
  1514. */
  1515. /* Disable Pause Mode in Mode Register */
  1516. mode &= ~XM_PAUSE_MODE;
  1517. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1518. }
  1519. xm_write32(hw, port, XM_MODE, mode);
  1520. /* Turn on detection of Tx underrun */
  1521. msk = xm_read16(hw, port, XM_IMSK);
  1522. msk &= ~XM_IS_TXF_UR;
  1523. xm_write16(hw, port, XM_IMSK, msk);
  1524. xm_read16(hw, port, XM_ISRC);
  1525. /* get MMU Command Reg. */
  1526. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1527. if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
  1528. cmd |= XM_MMU_GMII_FD;
  1529. /*
  1530. * Workaround BCOM Errata (#10523) for all BCom Phys
  1531. * Enable Power Management after link up
  1532. */
  1533. if (hw->phy_type == SK_PHY_BCOM) {
  1534. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1535. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1536. & ~PHY_B_AC_DIS_PM);
  1537. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1538. }
  1539. /* enable Rx/Tx */
  1540. xm_write16(hw, port, XM_MMU_CMD,
  1541. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1542. skge_link_up(skge);
  1543. }
  1544. static inline void bcom_phy_intr(struct skge_port *skge)
  1545. {
  1546. struct skge_hw *hw = skge->hw;
  1547. int port = skge->port;
  1548. u16 isrc;
  1549. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1550. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1551. "phy interrupt status 0x%x\n", isrc);
  1552. if (isrc & PHY_B_IS_PSE)
  1553. pr_err("%s: uncorrectable pair swap error\n",
  1554. hw->dev[port]->name);
  1555. /* Workaround BCom Errata:
  1556. * enable and disable loopback mode if "NO HCD" occurs.
  1557. */
  1558. if (isrc & PHY_B_IS_NO_HDCL) {
  1559. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1560. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1561. ctrl | PHY_CT_LOOP);
  1562. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1563. ctrl & ~PHY_CT_LOOP);
  1564. }
  1565. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1566. bcom_check_link(hw, port);
  1567. }
  1568. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1569. {
  1570. int i;
  1571. gma_write16(hw, port, GM_SMI_DATA, val);
  1572. gma_write16(hw, port, GM_SMI_CTRL,
  1573. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1574. for (i = 0; i < PHY_RETRIES; i++) {
  1575. udelay(1);
  1576. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1577. return 0;
  1578. }
  1579. pr_warning("%s: phy write timeout\n", hw->dev[port]->name);
  1580. return -EIO;
  1581. }
  1582. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1583. {
  1584. int i;
  1585. gma_write16(hw, port, GM_SMI_CTRL,
  1586. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1587. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1588. for (i = 0; i < PHY_RETRIES; i++) {
  1589. udelay(1);
  1590. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1591. goto ready;
  1592. }
  1593. return -ETIMEDOUT;
  1594. ready:
  1595. *val = gma_read16(hw, port, GM_SMI_DATA);
  1596. return 0;
  1597. }
  1598. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1599. {
  1600. u16 v = 0;
  1601. if (__gm_phy_read(hw, port, reg, &v))
  1602. pr_warning("%s: phy read timeout\n", hw->dev[port]->name);
  1603. return v;
  1604. }
  1605. /* Marvell Phy Initialization */
  1606. static void yukon_init(struct skge_hw *hw, int port)
  1607. {
  1608. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1609. u16 ctrl, ct1000, adv;
  1610. if (skge->autoneg == AUTONEG_ENABLE) {
  1611. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1612. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1613. PHY_M_EC_MAC_S_MSK);
  1614. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1615. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1616. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1617. }
  1618. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1619. if (skge->autoneg == AUTONEG_DISABLE)
  1620. ctrl &= ~PHY_CT_ANE;
  1621. ctrl |= PHY_CT_RESET;
  1622. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1623. ctrl = 0;
  1624. ct1000 = 0;
  1625. adv = PHY_AN_CSMA;
  1626. if (skge->autoneg == AUTONEG_ENABLE) {
  1627. if (hw->copper) {
  1628. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1629. ct1000 |= PHY_M_1000C_AFD;
  1630. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1631. ct1000 |= PHY_M_1000C_AHD;
  1632. if (skge->advertising & ADVERTISED_100baseT_Full)
  1633. adv |= PHY_M_AN_100_FD;
  1634. if (skge->advertising & ADVERTISED_100baseT_Half)
  1635. adv |= PHY_M_AN_100_HD;
  1636. if (skge->advertising & ADVERTISED_10baseT_Full)
  1637. adv |= PHY_M_AN_10_FD;
  1638. if (skge->advertising & ADVERTISED_10baseT_Half)
  1639. adv |= PHY_M_AN_10_HD;
  1640. /* Set Flow-control capabilities */
  1641. adv |= phy_pause_map[skge->flow_control];
  1642. } else {
  1643. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1644. adv |= PHY_M_AN_1000X_AFD;
  1645. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1646. adv |= PHY_M_AN_1000X_AHD;
  1647. adv |= fiber_pause_map[skge->flow_control];
  1648. }
  1649. /* Restart Auto-negotiation */
  1650. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1651. } else {
  1652. /* forced speed/duplex settings */
  1653. ct1000 = PHY_M_1000C_MSE;
  1654. if (skge->duplex == DUPLEX_FULL)
  1655. ctrl |= PHY_CT_DUP_MD;
  1656. switch (skge->speed) {
  1657. case SPEED_1000:
  1658. ctrl |= PHY_CT_SP1000;
  1659. break;
  1660. case SPEED_100:
  1661. ctrl |= PHY_CT_SP100;
  1662. break;
  1663. }
  1664. ctrl |= PHY_CT_RESET;
  1665. }
  1666. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1667. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1668. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1669. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1670. if (skge->autoneg == AUTONEG_ENABLE)
  1671. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1672. else
  1673. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1674. }
  1675. static void yukon_reset(struct skge_hw *hw, int port)
  1676. {
  1677. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1678. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1679. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1680. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1681. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1682. gma_write16(hw, port, GM_RX_CTRL,
  1683. gma_read16(hw, port, GM_RX_CTRL)
  1684. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1685. }
  1686. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1687. static int is_yukon_lite_a0(struct skge_hw *hw)
  1688. {
  1689. u32 reg;
  1690. int ret;
  1691. if (hw->chip_id != CHIP_ID_YUKON)
  1692. return 0;
  1693. reg = skge_read32(hw, B2_FAR);
  1694. skge_write8(hw, B2_FAR + 3, 0xff);
  1695. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1696. skge_write32(hw, B2_FAR, reg);
  1697. return ret;
  1698. }
  1699. static void yukon_mac_init(struct skge_hw *hw, int port)
  1700. {
  1701. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1702. int i;
  1703. u32 reg;
  1704. const u8 *addr = hw->dev[port]->dev_addr;
  1705. /* WA code for COMA mode -- set PHY reset */
  1706. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1707. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1708. reg = skge_read32(hw, B2_GP_IO);
  1709. reg |= GP_DIR_9 | GP_IO_9;
  1710. skge_write32(hw, B2_GP_IO, reg);
  1711. }
  1712. /* hard reset */
  1713. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1714. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1715. /* WA code for COMA mode -- clear PHY reset */
  1716. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1717. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1718. reg = skge_read32(hw, B2_GP_IO);
  1719. reg |= GP_DIR_9;
  1720. reg &= ~GP_IO_9;
  1721. skge_write32(hw, B2_GP_IO, reg);
  1722. }
  1723. /* Set hardware config mode */
  1724. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1725. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1726. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1727. /* Clear GMC reset */
  1728. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1729. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1730. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1731. if (skge->autoneg == AUTONEG_DISABLE) {
  1732. reg = GM_GPCR_AU_ALL_DIS;
  1733. gma_write16(hw, port, GM_GP_CTRL,
  1734. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1735. switch (skge->speed) {
  1736. case SPEED_1000:
  1737. reg &= ~GM_GPCR_SPEED_100;
  1738. reg |= GM_GPCR_SPEED_1000;
  1739. break;
  1740. case SPEED_100:
  1741. reg &= ~GM_GPCR_SPEED_1000;
  1742. reg |= GM_GPCR_SPEED_100;
  1743. break;
  1744. case SPEED_10:
  1745. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1746. break;
  1747. }
  1748. if (skge->duplex == DUPLEX_FULL)
  1749. reg |= GM_GPCR_DUP_FULL;
  1750. } else
  1751. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1752. switch (skge->flow_control) {
  1753. case FLOW_MODE_NONE:
  1754. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1755. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1756. break;
  1757. case FLOW_MODE_LOC_SEND:
  1758. /* disable Rx flow-control */
  1759. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1760. break;
  1761. case FLOW_MODE_SYMMETRIC:
  1762. case FLOW_MODE_SYM_OR_REM:
  1763. /* enable Tx & Rx flow-control */
  1764. break;
  1765. }
  1766. gma_write16(hw, port, GM_GP_CTRL, reg);
  1767. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1768. yukon_init(hw, port);
  1769. /* MIB clear */
  1770. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1771. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1772. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1773. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1774. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1775. /* transmit control */
  1776. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1777. /* receive control reg: unicast + multicast + no FCS */
  1778. gma_write16(hw, port, GM_RX_CTRL,
  1779. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1780. /* transmit flow control */
  1781. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1782. /* transmit parameter */
  1783. gma_write16(hw, port, GM_TX_PARAM,
  1784. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1785. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1786. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1787. /* configure the Serial Mode Register */
  1788. reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
  1789. | GM_SMOD_VLAN_ENA
  1790. | IPG_DATA_VAL(IPG_DATA_DEF);
  1791. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  1792. reg |= GM_SMOD_JUMBO_ENA;
  1793. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1794. /* physical address: used for pause frames */
  1795. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1796. /* virtual address for data */
  1797. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1798. /* enable interrupt mask for counter overflows */
  1799. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1800. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1801. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1802. /* Initialize Mac Fifo */
  1803. /* Configure Rx MAC FIFO */
  1804. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1805. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1806. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1807. if (is_yukon_lite_a0(hw))
  1808. reg &= ~GMF_RX_F_FL_ON;
  1809. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1810. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1811. /*
  1812. * because Pause Packet Truncation in GMAC is not working
  1813. * we have to increase the Flush Threshold to 64 bytes
  1814. * in order to flush pause packets in Rx FIFO on Yukon-1
  1815. */
  1816. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1817. /* Configure Tx MAC FIFO */
  1818. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1819. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1820. }
  1821. /* Go into power down mode */
  1822. static void yukon_suspend(struct skge_hw *hw, int port)
  1823. {
  1824. u16 ctrl;
  1825. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1826. ctrl |= PHY_M_PC_POL_R_DIS;
  1827. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1828. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1829. ctrl |= PHY_CT_RESET;
  1830. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1831. /* switch IEEE compatible power down mode on */
  1832. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1833. ctrl |= PHY_CT_PDOWN;
  1834. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1835. }
  1836. static void yukon_stop(struct skge_port *skge)
  1837. {
  1838. struct skge_hw *hw = skge->hw;
  1839. int port = skge->port;
  1840. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1841. yukon_reset(hw, port);
  1842. gma_write16(hw, port, GM_GP_CTRL,
  1843. gma_read16(hw, port, GM_GP_CTRL)
  1844. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1845. gma_read16(hw, port, GM_GP_CTRL);
  1846. yukon_suspend(hw, port);
  1847. /* set GPHY Control reset */
  1848. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1849. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1850. }
  1851. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1852. {
  1853. struct skge_hw *hw = skge->hw;
  1854. int port = skge->port;
  1855. int i;
  1856. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1857. | gma_read32(hw, port, GM_TXO_OK_LO);
  1858. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1859. | gma_read32(hw, port, GM_RXO_OK_LO);
  1860. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1861. data[i] = gma_read32(hw, port,
  1862. skge_stats[i].gma_offset);
  1863. }
  1864. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1865. {
  1866. struct net_device *dev = hw->dev[port];
  1867. struct skge_port *skge = netdev_priv(dev);
  1868. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1869. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1870. "mac interrupt status 0x%x\n", status);
  1871. if (status & GM_IS_RX_FF_OR) {
  1872. ++dev->stats.rx_fifo_errors;
  1873. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1874. }
  1875. if (status & GM_IS_TX_FF_UR) {
  1876. ++dev->stats.tx_fifo_errors;
  1877. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1878. }
  1879. }
  1880. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1881. {
  1882. switch (aux & PHY_M_PS_SPEED_MSK) {
  1883. case PHY_M_PS_SPEED_1000:
  1884. return SPEED_1000;
  1885. case PHY_M_PS_SPEED_100:
  1886. return SPEED_100;
  1887. default:
  1888. return SPEED_10;
  1889. }
  1890. }
  1891. static void yukon_link_up(struct skge_port *skge)
  1892. {
  1893. struct skge_hw *hw = skge->hw;
  1894. int port = skge->port;
  1895. u16 reg;
  1896. /* Enable Transmit FIFO Underrun */
  1897. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1898. reg = gma_read16(hw, port, GM_GP_CTRL);
  1899. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1900. reg |= GM_GPCR_DUP_FULL;
  1901. /* enable Rx/Tx */
  1902. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1903. gma_write16(hw, port, GM_GP_CTRL, reg);
  1904. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1905. skge_link_up(skge);
  1906. }
  1907. static void yukon_link_down(struct skge_port *skge)
  1908. {
  1909. struct skge_hw *hw = skge->hw;
  1910. int port = skge->port;
  1911. u16 ctrl;
  1912. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1913. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1914. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1915. if (skge->flow_status == FLOW_STAT_REM_SEND) {
  1916. ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1917. ctrl |= PHY_M_AN_ASP;
  1918. /* restore Asymmetric Pause bit */
  1919. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
  1920. }
  1921. skge_link_down(skge);
  1922. yukon_init(hw, port);
  1923. }
  1924. static void yukon_phy_intr(struct skge_port *skge)
  1925. {
  1926. struct skge_hw *hw = skge->hw;
  1927. int port = skge->port;
  1928. const char *reason = NULL;
  1929. u16 istatus, phystat;
  1930. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1931. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1932. netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
  1933. "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
  1934. if (istatus & PHY_M_IS_AN_COMPL) {
  1935. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1936. & PHY_M_AN_RF) {
  1937. reason = "remote fault";
  1938. goto failed;
  1939. }
  1940. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1941. reason = "master/slave fault";
  1942. goto failed;
  1943. }
  1944. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1945. reason = "speed/duplex";
  1946. goto failed;
  1947. }
  1948. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1949. ? DUPLEX_FULL : DUPLEX_HALF;
  1950. skge->speed = yukon_speed(hw, phystat);
  1951. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1952. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1953. case PHY_M_PS_PAUSE_MSK:
  1954. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1955. break;
  1956. case PHY_M_PS_RX_P_EN:
  1957. skge->flow_status = FLOW_STAT_REM_SEND;
  1958. break;
  1959. case PHY_M_PS_TX_P_EN:
  1960. skge->flow_status = FLOW_STAT_LOC_SEND;
  1961. break;
  1962. default:
  1963. skge->flow_status = FLOW_STAT_NONE;
  1964. }
  1965. if (skge->flow_status == FLOW_STAT_NONE ||
  1966. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1967. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1968. else
  1969. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1970. yukon_link_up(skge);
  1971. return;
  1972. }
  1973. if (istatus & PHY_M_IS_LSP_CHANGE)
  1974. skge->speed = yukon_speed(hw, phystat);
  1975. if (istatus & PHY_M_IS_DUP_CHANGE)
  1976. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1977. if (istatus & PHY_M_IS_LST_CHANGE) {
  1978. if (phystat & PHY_M_PS_LINK_UP)
  1979. yukon_link_up(skge);
  1980. else
  1981. yukon_link_down(skge);
  1982. }
  1983. return;
  1984. failed:
  1985. pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
  1986. /* XXX restart autonegotiation? */
  1987. }
  1988. static void skge_phy_reset(struct skge_port *skge)
  1989. {
  1990. struct skge_hw *hw = skge->hw;
  1991. int port = skge->port;
  1992. struct net_device *dev = hw->dev[port];
  1993. netif_stop_queue(skge->netdev);
  1994. netif_carrier_off(skge->netdev);
  1995. spin_lock_bh(&hw->phy_lock);
  1996. if (is_genesis(hw)) {
  1997. genesis_reset(hw, port);
  1998. genesis_mac_init(hw, port);
  1999. } else {
  2000. yukon_reset(hw, port);
  2001. yukon_init(hw, port);
  2002. }
  2003. spin_unlock_bh(&hw->phy_lock);
  2004. skge_set_multicast(dev);
  2005. }
  2006. /* Basic MII support */
  2007. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2008. {
  2009. struct mii_ioctl_data *data = if_mii(ifr);
  2010. struct skge_port *skge = netdev_priv(dev);
  2011. struct skge_hw *hw = skge->hw;
  2012. int err = -EOPNOTSUPP;
  2013. if (!netif_running(dev))
  2014. return -ENODEV; /* Phy still in reset */
  2015. switch (cmd) {
  2016. case SIOCGMIIPHY:
  2017. data->phy_id = hw->phy_addr;
  2018. /* fallthru */
  2019. case SIOCGMIIREG: {
  2020. u16 val = 0;
  2021. spin_lock_bh(&hw->phy_lock);
  2022. if (is_genesis(hw))
  2023. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  2024. else
  2025. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  2026. spin_unlock_bh(&hw->phy_lock);
  2027. data->val_out = val;
  2028. break;
  2029. }
  2030. case SIOCSMIIREG:
  2031. spin_lock_bh(&hw->phy_lock);
  2032. if (is_genesis(hw))
  2033. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  2034. data->val_in);
  2035. else
  2036. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  2037. data->val_in);
  2038. spin_unlock_bh(&hw->phy_lock);
  2039. break;
  2040. }
  2041. return err;
  2042. }
  2043. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  2044. {
  2045. u32 end;
  2046. start /= 8;
  2047. len /= 8;
  2048. end = start + len - 1;
  2049. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  2050. skge_write32(hw, RB_ADDR(q, RB_START), start);
  2051. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  2052. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  2053. skge_write32(hw, RB_ADDR(q, RB_END), end);
  2054. if (q == Q_R1 || q == Q_R2) {
  2055. /* Set thresholds on receive queue's */
  2056. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  2057. start + (2*len)/3);
  2058. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  2059. start + (len/3));
  2060. } else {
  2061. /* Enable store & forward on Tx queue's because
  2062. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  2063. */
  2064. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  2065. }
  2066. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  2067. }
  2068. /* Setup Bus Memory Interface */
  2069. static void skge_qset(struct skge_port *skge, u16 q,
  2070. const struct skge_element *e)
  2071. {
  2072. struct skge_hw *hw = skge->hw;
  2073. u32 watermark = 0x600;
  2074. u64 base = skge->dma + (e->desc - skge->mem);
  2075. /* optimization to reduce window on 32bit/33mhz */
  2076. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  2077. watermark /= 2;
  2078. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  2079. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  2080. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  2081. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  2082. }
  2083. static int skge_up(struct net_device *dev)
  2084. {
  2085. struct skge_port *skge = netdev_priv(dev);
  2086. struct skge_hw *hw = skge->hw;
  2087. int port = skge->port;
  2088. u32 chunk, ram_addr;
  2089. size_t rx_size, tx_size;
  2090. int err;
  2091. if (!is_valid_ether_addr(dev->dev_addr))
  2092. return -EINVAL;
  2093. netif_info(skge, ifup, skge->netdev, "enabling interface\n");
  2094. if (dev->mtu > RX_BUF_SIZE)
  2095. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  2096. else
  2097. skge->rx_buf_size = RX_BUF_SIZE;
  2098. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  2099. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  2100. skge->mem_size = tx_size + rx_size;
  2101. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  2102. if (!skge->mem)
  2103. return -ENOMEM;
  2104. BUG_ON(skge->dma & 7);
  2105. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  2106. dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
  2107. err = -EINVAL;
  2108. goto free_pci_mem;
  2109. }
  2110. memset(skge->mem, 0, skge->mem_size);
  2111. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  2112. if (err)
  2113. goto free_pci_mem;
  2114. err = skge_rx_fill(dev);
  2115. if (err)
  2116. goto free_rx_ring;
  2117. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  2118. skge->dma + rx_size);
  2119. if (err)
  2120. goto free_rx_ring;
  2121. if (hw->ports == 1) {
  2122. err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
  2123. dev->name, hw);
  2124. if (err) {
  2125. netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
  2126. hw->pdev->irq, err);
  2127. goto free_tx_ring;
  2128. }
  2129. }
  2130. /* Initialize MAC */
  2131. netif_carrier_off(dev);
  2132. spin_lock_bh(&hw->phy_lock);
  2133. if (is_genesis(hw))
  2134. genesis_mac_init(hw, port);
  2135. else
  2136. yukon_mac_init(hw, port);
  2137. spin_unlock_bh(&hw->phy_lock);
  2138. /* Configure RAMbuffers - equally between ports and tx/rx */
  2139. chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
  2140. ram_addr = hw->ram_offset + 2 * chunk * port;
  2141. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  2142. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  2143. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  2144. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  2145. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  2146. /* Start receiver BMU */
  2147. wmb();
  2148. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  2149. skge_led(skge, LED_MODE_ON);
  2150. spin_lock_irq(&hw->hw_lock);
  2151. hw->intr_mask |= portmask[port];
  2152. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2153. skge_read32(hw, B0_IMSK);
  2154. spin_unlock_irq(&hw->hw_lock);
  2155. napi_enable(&skge->napi);
  2156. skge_set_multicast(dev);
  2157. return 0;
  2158. free_tx_ring:
  2159. kfree(skge->tx_ring.start);
  2160. free_rx_ring:
  2161. skge_rx_clean(skge);
  2162. kfree(skge->rx_ring.start);
  2163. free_pci_mem:
  2164. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2165. skge->mem = NULL;
  2166. return err;
  2167. }
  2168. /* stop receiver */
  2169. static void skge_rx_stop(struct skge_hw *hw, int port)
  2170. {
  2171. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  2172. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  2173. RB_RST_SET|RB_DIS_OP_MD);
  2174. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  2175. }
  2176. static int skge_down(struct net_device *dev)
  2177. {
  2178. struct skge_port *skge = netdev_priv(dev);
  2179. struct skge_hw *hw = skge->hw;
  2180. int port = skge->port;
  2181. if (skge->mem == NULL)
  2182. return 0;
  2183. netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
  2184. netif_tx_disable(dev);
  2185. if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
  2186. del_timer_sync(&skge->link_timer);
  2187. napi_disable(&skge->napi);
  2188. netif_carrier_off(dev);
  2189. spin_lock_irq(&hw->hw_lock);
  2190. hw->intr_mask &= ~portmask[port];
  2191. skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
  2192. skge_read32(hw, B0_IMSK);
  2193. spin_unlock_irq(&hw->hw_lock);
  2194. if (hw->ports == 1)
  2195. free_irq(hw->pdev->irq, hw);
  2196. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  2197. if (is_genesis(hw))
  2198. genesis_stop(skge);
  2199. else
  2200. yukon_stop(skge);
  2201. /* Stop transmitter */
  2202. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  2203. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  2204. RB_RST_SET|RB_DIS_OP_MD);
  2205. /* Disable Force Sync bit and Enable Alloc bit */
  2206. skge_write8(hw, SK_REG(port, TXA_CTRL),
  2207. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  2208. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  2209. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  2210. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  2211. /* Reset PCI FIFO */
  2212. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  2213. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  2214. /* Reset the RAM Buffer async Tx queue */
  2215. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  2216. skge_rx_stop(hw, port);
  2217. if (is_genesis(hw)) {
  2218. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  2219. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  2220. } else {
  2221. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  2222. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  2223. }
  2224. skge_led(skge, LED_MODE_OFF);
  2225. netif_tx_lock_bh(dev);
  2226. skge_tx_clean(dev);
  2227. netif_tx_unlock_bh(dev);
  2228. skge_rx_clean(skge);
  2229. kfree(skge->rx_ring.start);
  2230. kfree(skge->tx_ring.start);
  2231. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2232. skge->mem = NULL;
  2233. return 0;
  2234. }
  2235. static inline int skge_avail(const struct skge_ring *ring)
  2236. {
  2237. smp_mb();
  2238. return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
  2239. + (ring->to_clean - ring->to_use) - 1;
  2240. }
  2241. static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
  2242. struct net_device *dev)
  2243. {
  2244. struct skge_port *skge = netdev_priv(dev);
  2245. struct skge_hw *hw = skge->hw;
  2246. struct skge_element *e;
  2247. struct skge_tx_desc *td;
  2248. int i;
  2249. u32 control, len;
  2250. u64 map;
  2251. if (skb_padto(skb, ETH_ZLEN))
  2252. return NETDEV_TX_OK;
  2253. if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
  2254. return NETDEV_TX_BUSY;
  2255. e = skge->tx_ring.to_use;
  2256. td = e->desc;
  2257. BUG_ON(td->control & BMU_OWN);
  2258. e->skb = skb;
  2259. len = skb_headlen(skb);
  2260. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2261. dma_unmap_addr_set(e, mapaddr, map);
  2262. dma_unmap_len_set(e, maplen, len);
  2263. td->dma_lo = map;
  2264. td->dma_hi = map >> 32;
  2265. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2266. const int offset = skb_checksum_start_offset(skb);
  2267. /* This seems backwards, but it is what the sk98lin
  2268. * does. Looks like hardware is wrong?
  2269. */
  2270. if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
  2271. hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  2272. control = BMU_TCP_CHECK;
  2273. else
  2274. control = BMU_UDP_CHECK;
  2275. td->csum_offs = 0;
  2276. td->csum_start = offset;
  2277. td->csum_write = offset + skb->csum_offset;
  2278. } else
  2279. control = BMU_CHECK;
  2280. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  2281. control |= BMU_EOF | BMU_IRQ_EOF;
  2282. else {
  2283. struct skge_tx_desc *tf = td;
  2284. control |= BMU_STFWD;
  2285. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2286. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2287. map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  2288. skb_frag_size(frag), DMA_TO_DEVICE);
  2289. e = e->next;
  2290. e->skb = skb;
  2291. tf = e->desc;
  2292. BUG_ON(tf->control & BMU_OWN);
  2293. tf->dma_lo = map;
  2294. tf->dma_hi = (u64) map >> 32;
  2295. dma_unmap_addr_set(e, mapaddr, map);
  2296. dma_unmap_len_set(e, maplen, skb_frag_size(frag));
  2297. tf->control = BMU_OWN | BMU_SW | control | skb_frag_size(frag);
  2298. }
  2299. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  2300. }
  2301. /* Make sure all the descriptors written */
  2302. wmb();
  2303. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  2304. wmb();
  2305. netdev_sent_queue(dev, skb->len);
  2306. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  2307. netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
  2308. "tx queued, slot %td, len %d\n",
  2309. e - skge->tx_ring.start, skb->len);
  2310. skge->tx_ring.to_use = e->next;
  2311. smp_wmb();
  2312. if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
  2313. netdev_dbg(dev, "transmit queue full\n");
  2314. netif_stop_queue(dev);
  2315. }
  2316. return NETDEV_TX_OK;
  2317. }
  2318. /* Free resources associated with this reing element */
  2319. static inline void skge_tx_unmap(struct pci_dev *pdev, struct skge_element *e,
  2320. u32 control)
  2321. {
  2322. /* skb header vs. fragment */
  2323. if (control & BMU_STF)
  2324. pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
  2325. dma_unmap_len(e, maplen),
  2326. PCI_DMA_TODEVICE);
  2327. else
  2328. pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
  2329. dma_unmap_len(e, maplen),
  2330. PCI_DMA_TODEVICE);
  2331. }
  2332. /* Free all buffers in transmit ring */
  2333. static void skge_tx_clean(struct net_device *dev)
  2334. {
  2335. struct skge_port *skge = netdev_priv(dev);
  2336. struct skge_element *e;
  2337. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2338. struct skge_tx_desc *td = e->desc;
  2339. skge_tx_unmap(skge->hw->pdev, e, td->control);
  2340. if (td->control & BMU_EOF)
  2341. dev_kfree_skb(e->skb);
  2342. td->control = 0;
  2343. }
  2344. netdev_reset_queue(dev);
  2345. skge->tx_ring.to_clean = e;
  2346. }
  2347. static void skge_tx_timeout(struct net_device *dev)
  2348. {
  2349. struct skge_port *skge = netdev_priv(dev);
  2350. netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
  2351. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2352. skge_tx_clean(dev);
  2353. netif_wake_queue(dev);
  2354. }
  2355. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2356. {
  2357. int err;
  2358. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2359. return -EINVAL;
  2360. if (!netif_running(dev)) {
  2361. dev->mtu = new_mtu;
  2362. return 0;
  2363. }
  2364. skge_down(dev);
  2365. dev->mtu = new_mtu;
  2366. err = skge_up(dev);
  2367. if (err)
  2368. dev_close(dev);
  2369. return err;
  2370. }
  2371. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2372. static void genesis_add_filter(u8 filter[8], const u8 *addr)
  2373. {
  2374. u32 crc, bit;
  2375. crc = ether_crc_le(ETH_ALEN, addr);
  2376. bit = ~crc & 0x3f;
  2377. filter[bit/8] |= 1 << (bit%8);
  2378. }
  2379. static void genesis_set_multicast(struct net_device *dev)
  2380. {
  2381. struct skge_port *skge = netdev_priv(dev);
  2382. struct skge_hw *hw = skge->hw;
  2383. int port = skge->port;
  2384. struct netdev_hw_addr *ha;
  2385. u32 mode;
  2386. u8 filter[8];
  2387. mode = xm_read32(hw, port, XM_MODE);
  2388. mode |= XM_MD_ENA_HASH;
  2389. if (dev->flags & IFF_PROMISC)
  2390. mode |= XM_MD_ENA_PROM;
  2391. else
  2392. mode &= ~XM_MD_ENA_PROM;
  2393. if (dev->flags & IFF_ALLMULTI)
  2394. memset(filter, 0xff, sizeof(filter));
  2395. else {
  2396. memset(filter, 0, sizeof(filter));
  2397. if (skge->flow_status == FLOW_STAT_REM_SEND ||
  2398. skge->flow_status == FLOW_STAT_SYMMETRIC)
  2399. genesis_add_filter(filter, pause_mc_addr);
  2400. netdev_for_each_mc_addr(ha, dev)
  2401. genesis_add_filter(filter, ha->addr);
  2402. }
  2403. xm_write32(hw, port, XM_MODE, mode);
  2404. xm_outhash(hw, port, XM_HSM, filter);
  2405. }
  2406. static void yukon_add_filter(u8 filter[8], const u8 *addr)
  2407. {
  2408. u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
  2409. filter[bit/8] |= 1 << (bit%8);
  2410. }
  2411. static void yukon_set_multicast(struct net_device *dev)
  2412. {
  2413. struct skge_port *skge = netdev_priv(dev);
  2414. struct skge_hw *hw = skge->hw;
  2415. int port = skge->port;
  2416. struct netdev_hw_addr *ha;
  2417. int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
  2418. skge->flow_status == FLOW_STAT_SYMMETRIC);
  2419. u16 reg;
  2420. u8 filter[8];
  2421. memset(filter, 0, sizeof(filter));
  2422. reg = gma_read16(hw, port, GM_RX_CTRL);
  2423. reg |= GM_RXCR_UCF_ENA;
  2424. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2425. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2426. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2427. memset(filter, 0xff, sizeof(filter));
  2428. else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
  2429. reg &= ~GM_RXCR_MCF_ENA;
  2430. else {
  2431. reg |= GM_RXCR_MCF_ENA;
  2432. if (rx_pause)
  2433. yukon_add_filter(filter, pause_mc_addr);
  2434. netdev_for_each_mc_addr(ha, dev)
  2435. yukon_add_filter(filter, ha->addr);
  2436. }
  2437. gma_write16(hw, port, GM_MC_ADDR_H1,
  2438. (u16)filter[0] | ((u16)filter[1] << 8));
  2439. gma_write16(hw, port, GM_MC_ADDR_H2,
  2440. (u16)filter[2] | ((u16)filter[3] << 8));
  2441. gma_write16(hw, port, GM_MC_ADDR_H3,
  2442. (u16)filter[4] | ((u16)filter[5] << 8));
  2443. gma_write16(hw, port, GM_MC_ADDR_H4,
  2444. (u16)filter[6] | ((u16)filter[7] << 8));
  2445. gma_write16(hw, port, GM_RX_CTRL, reg);
  2446. }
  2447. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2448. {
  2449. if (is_genesis(hw))
  2450. return status >> XMR_FS_LEN_SHIFT;
  2451. else
  2452. return status >> GMR_FS_LEN_SHIFT;
  2453. }
  2454. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2455. {
  2456. if (is_genesis(hw))
  2457. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2458. else
  2459. return (status & GMR_FS_ANY_ERR) ||
  2460. (status & GMR_FS_RX_OK) == 0;
  2461. }
  2462. static void skge_set_multicast(struct net_device *dev)
  2463. {
  2464. struct skge_port *skge = netdev_priv(dev);
  2465. if (is_genesis(skge->hw))
  2466. genesis_set_multicast(dev);
  2467. else
  2468. yukon_set_multicast(dev);
  2469. }
  2470. /* Get receive buffer from descriptor.
  2471. * Handles copy of small buffers and reallocation failures
  2472. */
  2473. static struct sk_buff *skge_rx_get(struct net_device *dev,
  2474. struct skge_element *e,
  2475. u32 control, u32 status, u16 csum)
  2476. {
  2477. struct skge_port *skge = netdev_priv(dev);
  2478. struct sk_buff *skb;
  2479. u16 len = control & BMU_BBC;
  2480. netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
  2481. "rx slot %td status 0x%x len %d\n",
  2482. e - skge->rx_ring.start, status, len);
  2483. if (len > skge->rx_buf_size)
  2484. goto error;
  2485. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2486. goto error;
  2487. if (bad_phy_status(skge->hw, status))
  2488. goto error;
  2489. if (phy_length(skge->hw, status) != len)
  2490. goto error;
  2491. if (len < RX_COPY_THRESHOLD) {
  2492. skb = netdev_alloc_skb_ip_align(dev, len);
  2493. if (!skb)
  2494. goto resubmit;
  2495. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2496. dma_unmap_addr(e, mapaddr),
  2497. len, PCI_DMA_FROMDEVICE);
  2498. skb_copy_from_linear_data(e->skb, skb->data, len);
  2499. pci_dma_sync_single_for_device(skge->hw->pdev,
  2500. dma_unmap_addr(e, mapaddr),
  2501. len, PCI_DMA_FROMDEVICE);
  2502. skge_rx_reuse(e, skge->rx_buf_size);
  2503. } else {
  2504. struct sk_buff *nskb;
  2505. nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
  2506. if (!nskb)
  2507. goto resubmit;
  2508. pci_unmap_single(skge->hw->pdev,
  2509. dma_unmap_addr(e, mapaddr),
  2510. dma_unmap_len(e, maplen),
  2511. PCI_DMA_FROMDEVICE);
  2512. skb = e->skb;
  2513. prefetch(skb->data);
  2514. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2515. }
  2516. skb_put(skb, len);
  2517. if (dev->features & NETIF_F_RXCSUM) {
  2518. skb->csum = csum;
  2519. skb->ip_summed = CHECKSUM_COMPLETE;
  2520. }
  2521. skb->protocol = eth_type_trans(skb, dev);
  2522. return skb;
  2523. error:
  2524. netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
  2525. "rx err, slot %td control 0x%x status 0x%x\n",
  2526. e - skge->rx_ring.start, control, status);
  2527. if (is_genesis(skge->hw)) {
  2528. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2529. dev->stats.rx_length_errors++;
  2530. if (status & XMR_FS_FRA_ERR)
  2531. dev->stats.rx_frame_errors++;
  2532. if (status & XMR_FS_FCS_ERR)
  2533. dev->stats.rx_crc_errors++;
  2534. } else {
  2535. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2536. dev->stats.rx_length_errors++;
  2537. if (status & GMR_FS_FRAGMENT)
  2538. dev->stats.rx_frame_errors++;
  2539. if (status & GMR_FS_CRC_ERR)
  2540. dev->stats.rx_crc_errors++;
  2541. }
  2542. resubmit:
  2543. skge_rx_reuse(e, skge->rx_buf_size);
  2544. return NULL;
  2545. }
  2546. /* Free all buffers in Tx ring which are no longer owned by device */
  2547. static void skge_tx_done(struct net_device *dev)
  2548. {
  2549. struct skge_port *skge = netdev_priv(dev);
  2550. struct skge_ring *ring = &skge->tx_ring;
  2551. struct skge_element *e;
  2552. unsigned int bytes_compl = 0, pkts_compl = 0;
  2553. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2554. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2555. u32 control = ((const struct skge_tx_desc *) e->desc)->control;
  2556. if (control & BMU_OWN)
  2557. break;
  2558. skge_tx_unmap(skge->hw->pdev, e, control);
  2559. if (control & BMU_EOF) {
  2560. netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
  2561. "tx done slot %td\n",
  2562. e - skge->tx_ring.start);
  2563. pkts_compl++;
  2564. bytes_compl += e->skb->len;
  2565. dev_kfree_skb(e->skb);
  2566. }
  2567. }
  2568. netdev_completed_queue(dev, pkts_compl, bytes_compl);
  2569. skge->tx_ring.to_clean = e;
  2570. /* Can run lockless until we need to synchronize to restart queue. */
  2571. smp_mb();
  2572. if (unlikely(netif_queue_stopped(dev) &&
  2573. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2574. netif_tx_lock(dev);
  2575. if (unlikely(netif_queue_stopped(dev) &&
  2576. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2577. netif_wake_queue(dev);
  2578. }
  2579. netif_tx_unlock(dev);
  2580. }
  2581. }
  2582. static int skge_poll(struct napi_struct *napi, int to_do)
  2583. {
  2584. struct skge_port *skge = container_of(napi, struct skge_port, napi);
  2585. struct net_device *dev = skge->netdev;
  2586. struct skge_hw *hw = skge->hw;
  2587. struct skge_ring *ring = &skge->rx_ring;
  2588. struct skge_element *e;
  2589. int work_done = 0;
  2590. skge_tx_done(dev);
  2591. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2592. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2593. struct skge_rx_desc *rd = e->desc;
  2594. struct sk_buff *skb;
  2595. u32 control;
  2596. rmb();
  2597. control = rd->control;
  2598. if (control & BMU_OWN)
  2599. break;
  2600. skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
  2601. if (likely(skb)) {
  2602. napi_gro_receive(napi, skb);
  2603. ++work_done;
  2604. }
  2605. }
  2606. ring->to_clean = e;
  2607. /* restart receiver */
  2608. wmb();
  2609. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2610. if (work_done < to_do) {
  2611. unsigned long flags;
  2612. napi_gro_flush(napi);
  2613. spin_lock_irqsave(&hw->hw_lock, flags);
  2614. __napi_complete(napi);
  2615. hw->intr_mask |= napimask[skge->port];
  2616. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2617. skge_read32(hw, B0_IMSK);
  2618. spin_unlock_irqrestore(&hw->hw_lock, flags);
  2619. }
  2620. return work_done;
  2621. }
  2622. /* Parity errors seem to happen when Genesis is connected to a switch
  2623. * with no other ports present. Heartbeat error??
  2624. */
  2625. static void skge_mac_parity(struct skge_hw *hw, int port)
  2626. {
  2627. struct net_device *dev = hw->dev[port];
  2628. ++dev->stats.tx_heartbeat_errors;
  2629. if (is_genesis(hw))
  2630. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2631. MFF_CLR_PERR);
  2632. else
  2633. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2634. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2635. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2636. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2637. }
  2638. static void skge_mac_intr(struct skge_hw *hw, int port)
  2639. {
  2640. if (is_genesis(hw))
  2641. genesis_mac_intr(hw, port);
  2642. else
  2643. yukon_mac_intr(hw, port);
  2644. }
  2645. /* Handle device specific framing and timeout interrupts */
  2646. static void skge_error_irq(struct skge_hw *hw)
  2647. {
  2648. struct pci_dev *pdev = hw->pdev;
  2649. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2650. if (is_genesis(hw)) {
  2651. /* clear xmac errors */
  2652. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2653. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2654. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2655. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2656. } else {
  2657. /* Timestamp (unused) overflow */
  2658. if (hwstatus & IS_IRQ_TIST_OV)
  2659. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2660. }
  2661. if (hwstatus & IS_RAM_RD_PAR) {
  2662. dev_err(&pdev->dev, "Ram read data parity error\n");
  2663. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2664. }
  2665. if (hwstatus & IS_RAM_WR_PAR) {
  2666. dev_err(&pdev->dev, "Ram write data parity error\n");
  2667. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2668. }
  2669. if (hwstatus & IS_M1_PAR_ERR)
  2670. skge_mac_parity(hw, 0);
  2671. if (hwstatus & IS_M2_PAR_ERR)
  2672. skge_mac_parity(hw, 1);
  2673. if (hwstatus & IS_R1_PAR_ERR) {
  2674. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2675. hw->dev[0]->name);
  2676. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2677. }
  2678. if (hwstatus & IS_R2_PAR_ERR) {
  2679. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2680. hw->dev[1]->name);
  2681. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2682. }
  2683. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2684. u16 pci_status, pci_cmd;
  2685. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2686. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2687. dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
  2688. pci_cmd, pci_status);
  2689. /* Write the error bits back to clear them. */
  2690. pci_status &= PCI_STATUS_ERROR_BITS;
  2691. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2692. pci_write_config_word(pdev, PCI_COMMAND,
  2693. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2694. pci_write_config_word(pdev, PCI_STATUS, pci_status);
  2695. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2696. /* if error still set then just ignore it */
  2697. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2698. if (hwstatus & IS_IRQ_STAT) {
  2699. dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
  2700. hw->intr_mask &= ~IS_HW_ERR;
  2701. }
  2702. }
  2703. }
  2704. /*
  2705. * Interrupt from PHY are handled in tasklet (softirq)
  2706. * because accessing phy registers requires spin wait which might
  2707. * cause excess interrupt latency.
  2708. */
  2709. static void skge_extirq(unsigned long arg)
  2710. {
  2711. struct skge_hw *hw = (struct skge_hw *) arg;
  2712. int port;
  2713. for (port = 0; port < hw->ports; port++) {
  2714. struct net_device *dev = hw->dev[port];
  2715. if (netif_running(dev)) {
  2716. struct skge_port *skge = netdev_priv(dev);
  2717. spin_lock(&hw->phy_lock);
  2718. if (!is_genesis(hw))
  2719. yukon_phy_intr(skge);
  2720. else if (hw->phy_type == SK_PHY_BCOM)
  2721. bcom_phy_intr(skge);
  2722. spin_unlock(&hw->phy_lock);
  2723. }
  2724. }
  2725. spin_lock_irq(&hw->hw_lock);
  2726. hw->intr_mask |= IS_EXT_REG;
  2727. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2728. skge_read32(hw, B0_IMSK);
  2729. spin_unlock_irq(&hw->hw_lock);
  2730. }
  2731. static irqreturn_t skge_intr(int irq, void *dev_id)
  2732. {
  2733. struct skge_hw *hw = dev_id;
  2734. u32 status;
  2735. int handled = 0;
  2736. spin_lock(&hw->hw_lock);
  2737. /* Reading this register masks IRQ */
  2738. status = skge_read32(hw, B0_SP_ISRC);
  2739. if (status == 0 || status == ~0)
  2740. goto out;
  2741. handled = 1;
  2742. status &= hw->intr_mask;
  2743. if (status & IS_EXT_REG) {
  2744. hw->intr_mask &= ~IS_EXT_REG;
  2745. tasklet_schedule(&hw->phy_task);
  2746. }
  2747. if (status & (IS_XA1_F|IS_R1_F)) {
  2748. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2749. hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
  2750. napi_schedule(&skge->napi);
  2751. }
  2752. if (status & IS_PA_TO_TX1)
  2753. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2754. if (status & IS_PA_TO_RX1) {
  2755. ++hw->dev[0]->stats.rx_over_errors;
  2756. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2757. }
  2758. if (status & IS_MAC1)
  2759. skge_mac_intr(hw, 0);
  2760. if (hw->dev[1]) {
  2761. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2762. if (status & (IS_XA2_F|IS_R2_F)) {
  2763. hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
  2764. napi_schedule(&skge->napi);
  2765. }
  2766. if (status & IS_PA_TO_RX2) {
  2767. ++hw->dev[1]->stats.rx_over_errors;
  2768. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2769. }
  2770. if (status & IS_PA_TO_TX2)
  2771. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2772. if (status & IS_MAC2)
  2773. skge_mac_intr(hw, 1);
  2774. }
  2775. if (status & IS_HW_ERR)
  2776. skge_error_irq(hw);
  2777. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2778. skge_read32(hw, B0_IMSK);
  2779. out:
  2780. spin_unlock(&hw->hw_lock);
  2781. return IRQ_RETVAL(handled);
  2782. }
  2783. #ifdef CONFIG_NET_POLL_CONTROLLER
  2784. static void skge_netpoll(struct net_device *dev)
  2785. {
  2786. struct skge_port *skge = netdev_priv(dev);
  2787. disable_irq(dev->irq);
  2788. skge_intr(dev->irq, skge->hw);
  2789. enable_irq(dev->irq);
  2790. }
  2791. #endif
  2792. static int skge_set_mac_address(struct net_device *dev, void *p)
  2793. {
  2794. struct skge_port *skge = netdev_priv(dev);
  2795. struct skge_hw *hw = skge->hw;
  2796. unsigned port = skge->port;
  2797. const struct sockaddr *addr = p;
  2798. u16 ctrl;
  2799. if (!is_valid_ether_addr(addr->sa_data))
  2800. return -EADDRNOTAVAIL;
  2801. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2802. if (!netif_running(dev)) {
  2803. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2804. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2805. } else {
  2806. /* disable Rx */
  2807. spin_lock_bh(&hw->phy_lock);
  2808. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  2809. gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
  2810. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2811. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2812. if (is_genesis(hw))
  2813. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2814. else {
  2815. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2816. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2817. }
  2818. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  2819. spin_unlock_bh(&hw->phy_lock);
  2820. }
  2821. return 0;
  2822. }
  2823. static const struct {
  2824. u8 id;
  2825. const char *name;
  2826. } skge_chips[] = {
  2827. { CHIP_ID_GENESIS, "Genesis" },
  2828. { CHIP_ID_YUKON, "Yukon" },
  2829. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2830. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2831. };
  2832. static const char *skge_board_name(const struct skge_hw *hw)
  2833. {
  2834. int i;
  2835. static char buf[16];
  2836. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2837. if (skge_chips[i].id == hw->chip_id)
  2838. return skge_chips[i].name;
  2839. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2840. return buf;
  2841. }
  2842. /*
  2843. * Setup the board data structure, but don't bring up
  2844. * the port(s)
  2845. */
  2846. static int skge_reset(struct skge_hw *hw)
  2847. {
  2848. u32 reg;
  2849. u16 ctst, pci_status;
  2850. u8 t8, mac_cfg, pmd_type;
  2851. int i;
  2852. ctst = skge_read16(hw, B0_CTST);
  2853. /* do a SW reset */
  2854. skge_write8(hw, B0_CTST, CS_RST_SET);
  2855. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2856. /* clear PCI errors, if any */
  2857. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2858. skge_write8(hw, B2_TST_CTRL2, 0);
  2859. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2860. pci_write_config_word(hw->pdev, PCI_STATUS,
  2861. pci_status | PCI_STATUS_ERROR_BITS);
  2862. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2863. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2864. /* restore CLK_RUN bits (for Yukon-Lite) */
  2865. skge_write16(hw, B0_CTST,
  2866. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2867. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2868. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2869. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2870. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2871. switch (hw->chip_id) {
  2872. case CHIP_ID_GENESIS:
  2873. #ifdef CONFIG_SKGE_GENESIS
  2874. switch (hw->phy_type) {
  2875. case SK_PHY_XMAC:
  2876. hw->phy_addr = PHY_ADDR_XMAC;
  2877. break;
  2878. case SK_PHY_BCOM:
  2879. hw->phy_addr = PHY_ADDR_BCOM;
  2880. break;
  2881. default:
  2882. dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
  2883. hw->phy_type);
  2884. return -EOPNOTSUPP;
  2885. }
  2886. break;
  2887. #else
  2888. dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
  2889. return -EOPNOTSUPP;
  2890. #endif
  2891. case CHIP_ID_YUKON:
  2892. case CHIP_ID_YUKON_LITE:
  2893. case CHIP_ID_YUKON_LP:
  2894. if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2895. hw->copper = 1;
  2896. hw->phy_addr = PHY_ADDR_MARV;
  2897. break;
  2898. default:
  2899. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2900. hw->chip_id);
  2901. return -EOPNOTSUPP;
  2902. }
  2903. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2904. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2905. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2906. /* read the adapters RAM size */
  2907. t8 = skge_read8(hw, B2_E_0);
  2908. if (is_genesis(hw)) {
  2909. if (t8 == 3) {
  2910. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2911. hw->ram_size = 0x100000;
  2912. hw->ram_offset = 0x80000;
  2913. } else
  2914. hw->ram_size = t8 * 512;
  2915. } else if (t8 == 0)
  2916. hw->ram_size = 0x20000;
  2917. else
  2918. hw->ram_size = t8 * 4096;
  2919. hw->intr_mask = IS_HW_ERR;
  2920. /* Use PHY IRQ for all but fiber based Genesis board */
  2921. if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
  2922. hw->intr_mask |= IS_EXT_REG;
  2923. if (is_genesis(hw))
  2924. genesis_init(hw);
  2925. else {
  2926. /* switch power to VCC (WA for VAUX problem) */
  2927. skge_write8(hw, B0_POWER_CTRL,
  2928. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2929. /* avoid boards with stuck Hardware error bits */
  2930. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2931. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2932. dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
  2933. hw->intr_mask &= ~IS_HW_ERR;
  2934. }
  2935. /* Clear PHY COMA */
  2936. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2937. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2938. reg &= ~PCI_PHY_COMA;
  2939. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2940. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2941. for (i = 0; i < hw->ports; i++) {
  2942. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2943. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2944. }
  2945. }
  2946. /* turn off hardware timer (unused) */
  2947. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2948. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2949. skge_write8(hw, B0_LED, LED_STAT_ON);
  2950. /* enable the Tx Arbiters */
  2951. for (i = 0; i < hw->ports; i++)
  2952. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2953. /* Initialize ram interface */
  2954. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2955. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2956. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2957. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2958. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2959. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2960. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2961. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2962. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2963. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2964. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2965. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2966. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2967. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2968. /* Set interrupt moderation for Transmit only
  2969. * Receive interrupts avoided by NAPI
  2970. */
  2971. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2972. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2973. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2974. /* Leave irq disabled until first port is brought up. */
  2975. skge_write32(hw, B0_IMSK, 0);
  2976. for (i = 0; i < hw->ports; i++) {
  2977. if (is_genesis(hw))
  2978. genesis_reset(hw, i);
  2979. else
  2980. yukon_reset(hw, i);
  2981. }
  2982. return 0;
  2983. }
  2984. #ifdef CONFIG_SKGE_DEBUG
  2985. static struct dentry *skge_debug;
  2986. static int skge_debug_show(struct seq_file *seq, void *v)
  2987. {
  2988. struct net_device *dev = seq->private;
  2989. const struct skge_port *skge = netdev_priv(dev);
  2990. const struct skge_hw *hw = skge->hw;
  2991. const struct skge_element *e;
  2992. if (!netif_running(dev))
  2993. return -ENETDOWN;
  2994. seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
  2995. skge_read32(hw, B0_IMSK));
  2996. seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
  2997. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2998. const struct skge_tx_desc *t = e->desc;
  2999. seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
  3000. t->control, t->dma_hi, t->dma_lo, t->status,
  3001. t->csum_offs, t->csum_write, t->csum_start);
  3002. }
  3003. seq_printf(seq, "\nRx Ring:\n");
  3004. for (e = skge->rx_ring.to_clean; ; e = e->next) {
  3005. const struct skge_rx_desc *r = e->desc;
  3006. if (r->control & BMU_OWN)
  3007. break;
  3008. seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
  3009. r->control, r->dma_hi, r->dma_lo, r->status,
  3010. r->timestamp, r->csum1, r->csum1_start);
  3011. }
  3012. return 0;
  3013. }
  3014. static int skge_debug_open(struct inode *inode, struct file *file)
  3015. {
  3016. return single_open(file, skge_debug_show, inode->i_private);
  3017. }
  3018. static const struct file_operations skge_debug_fops = {
  3019. .owner = THIS_MODULE,
  3020. .open = skge_debug_open,
  3021. .read = seq_read,
  3022. .llseek = seq_lseek,
  3023. .release = single_release,
  3024. };
  3025. /*
  3026. * Use network device events to create/remove/rename
  3027. * debugfs file entries
  3028. */
  3029. static int skge_device_event(struct notifier_block *unused,
  3030. unsigned long event, void *ptr)
  3031. {
  3032. struct net_device *dev = ptr;
  3033. struct skge_port *skge;
  3034. struct dentry *d;
  3035. if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
  3036. goto done;
  3037. skge = netdev_priv(dev);
  3038. switch (event) {
  3039. case NETDEV_CHANGENAME:
  3040. if (skge->debugfs) {
  3041. d = debugfs_rename(skge_debug, skge->debugfs,
  3042. skge_debug, dev->name);
  3043. if (d)
  3044. skge->debugfs = d;
  3045. else {
  3046. netdev_info(dev, "rename failed\n");
  3047. debugfs_remove(skge->debugfs);
  3048. }
  3049. }
  3050. break;
  3051. case NETDEV_GOING_DOWN:
  3052. if (skge->debugfs) {
  3053. debugfs_remove(skge->debugfs);
  3054. skge->debugfs = NULL;
  3055. }
  3056. break;
  3057. case NETDEV_UP:
  3058. d = debugfs_create_file(dev->name, S_IRUGO,
  3059. skge_debug, dev,
  3060. &skge_debug_fops);
  3061. if (!d || IS_ERR(d))
  3062. netdev_info(dev, "debugfs create failed\n");
  3063. else
  3064. skge->debugfs = d;
  3065. break;
  3066. }
  3067. done:
  3068. return NOTIFY_DONE;
  3069. }
  3070. static struct notifier_block skge_notifier = {
  3071. .notifier_call = skge_device_event,
  3072. };
  3073. static __init void skge_debug_init(void)
  3074. {
  3075. struct dentry *ent;
  3076. ent = debugfs_create_dir("skge", NULL);
  3077. if (!ent || IS_ERR(ent)) {
  3078. pr_info("debugfs create directory failed\n");
  3079. return;
  3080. }
  3081. skge_debug = ent;
  3082. register_netdevice_notifier(&skge_notifier);
  3083. }
  3084. static __exit void skge_debug_cleanup(void)
  3085. {
  3086. if (skge_debug) {
  3087. unregister_netdevice_notifier(&skge_notifier);
  3088. debugfs_remove(skge_debug);
  3089. skge_debug = NULL;
  3090. }
  3091. }
  3092. #else
  3093. #define skge_debug_init()
  3094. #define skge_debug_cleanup()
  3095. #endif
  3096. static const struct net_device_ops skge_netdev_ops = {
  3097. .ndo_open = skge_up,
  3098. .ndo_stop = skge_down,
  3099. .ndo_start_xmit = skge_xmit_frame,
  3100. .ndo_do_ioctl = skge_ioctl,
  3101. .ndo_get_stats = skge_get_stats,
  3102. .ndo_tx_timeout = skge_tx_timeout,
  3103. .ndo_change_mtu = skge_change_mtu,
  3104. .ndo_validate_addr = eth_validate_addr,
  3105. .ndo_set_rx_mode = skge_set_multicast,
  3106. .ndo_set_mac_address = skge_set_mac_address,
  3107. #ifdef CONFIG_NET_POLL_CONTROLLER
  3108. .ndo_poll_controller = skge_netpoll,
  3109. #endif
  3110. };
  3111. /* Initialize network device */
  3112. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  3113. int highmem)
  3114. {
  3115. struct skge_port *skge;
  3116. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  3117. if (!dev)
  3118. return NULL;
  3119. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3120. dev->netdev_ops = &skge_netdev_ops;
  3121. dev->ethtool_ops = &skge_ethtool_ops;
  3122. dev->watchdog_timeo = TX_WATCHDOG;
  3123. dev->irq = hw->pdev->irq;
  3124. if (highmem)
  3125. dev->features |= NETIF_F_HIGHDMA;
  3126. skge = netdev_priv(dev);
  3127. netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
  3128. skge->netdev = dev;
  3129. skge->hw = hw;
  3130. skge->msg_enable = netif_msg_init(debug, default_msg);
  3131. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  3132. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  3133. /* Auto speed and flow control */
  3134. skge->autoneg = AUTONEG_ENABLE;
  3135. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  3136. skge->duplex = -1;
  3137. skge->speed = -1;
  3138. skge->advertising = skge_supported_modes(hw);
  3139. if (device_can_wakeup(&hw->pdev->dev)) {
  3140. skge->wol = wol_supported(hw) & WAKE_MAGIC;
  3141. device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
  3142. }
  3143. hw->dev[port] = dev;
  3144. skge->port = port;
  3145. /* Only used for Genesis XMAC */
  3146. if (is_genesis(hw))
  3147. setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
  3148. else {
  3149. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  3150. NETIF_F_RXCSUM;
  3151. dev->features |= dev->hw_features;
  3152. }
  3153. /* read the mac address */
  3154. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  3155. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3156. return dev;
  3157. }
  3158. static void __devinit skge_show_addr(struct net_device *dev)
  3159. {
  3160. const struct skge_port *skge = netdev_priv(dev);
  3161. netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
  3162. }
  3163. static int only_32bit_dma;
  3164. static int __devinit skge_probe(struct pci_dev *pdev,
  3165. const struct pci_device_id *ent)
  3166. {
  3167. struct net_device *dev, *dev1;
  3168. struct skge_hw *hw;
  3169. int err, using_dac = 0;
  3170. err = pci_enable_device(pdev);
  3171. if (err) {
  3172. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3173. goto err_out;
  3174. }
  3175. err = pci_request_regions(pdev, DRV_NAME);
  3176. if (err) {
  3177. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3178. goto err_out_disable_pdev;
  3179. }
  3180. pci_set_master(pdev);
  3181. if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3182. using_dac = 1;
  3183. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3184. } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  3185. using_dac = 0;
  3186. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3187. }
  3188. if (err) {
  3189. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3190. goto err_out_free_regions;
  3191. }
  3192. #ifdef __BIG_ENDIAN
  3193. /* byte swap descriptors in hardware */
  3194. {
  3195. u32 reg;
  3196. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3197. reg |= PCI_REV_DESC;
  3198. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3199. }
  3200. #endif
  3201. err = -ENOMEM;
  3202. /* space for skge@pci:0000:04:00.0 */
  3203. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3204. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3205. if (!hw) {
  3206. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3207. goto err_out_free_regions;
  3208. }
  3209. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3210. hw->pdev = pdev;
  3211. spin_lock_init(&hw->hw_lock);
  3212. spin_lock_init(&hw->phy_lock);
  3213. tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
  3214. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3215. if (!hw->regs) {
  3216. dev_err(&pdev->dev, "cannot map device registers\n");
  3217. goto err_out_free_hw;
  3218. }
  3219. err = skge_reset(hw);
  3220. if (err)
  3221. goto err_out_iounmap;
  3222. pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
  3223. DRV_VERSION,
  3224. (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
  3225. skge_board_name(hw), hw->chip_rev);
  3226. dev = skge_devinit(hw, 0, using_dac);
  3227. if (!dev)
  3228. goto err_out_led_off;
  3229. /* Some motherboards are broken and has zero in ROM. */
  3230. if (!is_valid_ether_addr(dev->dev_addr))
  3231. dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
  3232. err = register_netdev(dev);
  3233. if (err) {
  3234. dev_err(&pdev->dev, "cannot register net device\n");
  3235. goto err_out_free_netdev;
  3236. }
  3237. skge_show_addr(dev);
  3238. if (hw->ports > 1) {
  3239. dev1 = skge_devinit(hw, 1, using_dac);
  3240. if (!dev1) {
  3241. err = -ENOMEM;
  3242. goto err_out_unregister;
  3243. }
  3244. err = register_netdev(dev1);
  3245. if (err) {
  3246. dev_err(&pdev->dev, "cannot register second net device\n");
  3247. goto err_out_free_dev1;
  3248. }
  3249. err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
  3250. hw->irq_name, hw);
  3251. if (err) {
  3252. dev_err(&pdev->dev, "cannot assign irq %d\n",
  3253. pdev->irq);
  3254. goto err_out_unregister_dev1;
  3255. }
  3256. skge_show_addr(dev1);
  3257. }
  3258. pci_set_drvdata(pdev, hw);
  3259. return 0;
  3260. err_out_unregister_dev1:
  3261. unregister_netdev(dev1);
  3262. err_out_free_dev1:
  3263. free_netdev(dev1);
  3264. err_out_unregister:
  3265. unregister_netdev(dev);
  3266. err_out_free_netdev:
  3267. free_netdev(dev);
  3268. err_out_led_off:
  3269. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3270. err_out_iounmap:
  3271. iounmap(hw->regs);
  3272. err_out_free_hw:
  3273. kfree(hw);
  3274. err_out_free_regions:
  3275. pci_release_regions(pdev);
  3276. err_out_disable_pdev:
  3277. pci_disable_device(pdev);
  3278. pci_set_drvdata(pdev, NULL);
  3279. err_out:
  3280. return err;
  3281. }
  3282. static void __devexit skge_remove(struct pci_dev *pdev)
  3283. {
  3284. struct skge_hw *hw = pci_get_drvdata(pdev);
  3285. struct net_device *dev0, *dev1;
  3286. if (!hw)
  3287. return;
  3288. dev1 = hw->dev[1];
  3289. if (dev1)
  3290. unregister_netdev(dev1);
  3291. dev0 = hw->dev[0];
  3292. unregister_netdev(dev0);
  3293. tasklet_disable(&hw->phy_task);
  3294. spin_lock_irq(&hw->hw_lock);
  3295. hw->intr_mask = 0;
  3296. if (hw->ports > 1) {
  3297. skge_write32(hw, B0_IMSK, 0);
  3298. skge_read32(hw, B0_IMSK);
  3299. free_irq(pdev->irq, hw);
  3300. }
  3301. spin_unlock_irq(&hw->hw_lock);
  3302. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3303. skge_write8(hw, B0_CTST, CS_RST_SET);
  3304. if (hw->ports > 1)
  3305. free_irq(pdev->irq, hw);
  3306. pci_release_regions(pdev);
  3307. pci_disable_device(pdev);
  3308. if (dev1)
  3309. free_netdev(dev1);
  3310. free_netdev(dev0);
  3311. iounmap(hw->regs);
  3312. kfree(hw);
  3313. pci_set_drvdata(pdev, NULL);
  3314. }
  3315. #ifdef CONFIG_PM_SLEEP
  3316. static int skge_suspend(struct device *dev)
  3317. {
  3318. struct pci_dev *pdev = to_pci_dev(dev);
  3319. struct skge_hw *hw = pci_get_drvdata(pdev);
  3320. int i;
  3321. if (!hw)
  3322. return 0;
  3323. for (i = 0; i < hw->ports; i++) {
  3324. struct net_device *dev = hw->dev[i];
  3325. struct skge_port *skge = netdev_priv(dev);
  3326. if (netif_running(dev))
  3327. skge_down(dev);
  3328. if (skge->wol)
  3329. skge_wol_init(skge);
  3330. }
  3331. skge_write32(hw, B0_IMSK, 0);
  3332. return 0;
  3333. }
  3334. static int skge_resume(struct device *dev)
  3335. {
  3336. struct pci_dev *pdev = to_pci_dev(dev);
  3337. struct skge_hw *hw = pci_get_drvdata(pdev);
  3338. int i, err;
  3339. if (!hw)
  3340. return 0;
  3341. err = skge_reset(hw);
  3342. if (err)
  3343. goto out;
  3344. for (i = 0; i < hw->ports; i++) {
  3345. struct net_device *dev = hw->dev[i];
  3346. if (netif_running(dev)) {
  3347. err = skge_up(dev);
  3348. if (err) {
  3349. netdev_err(dev, "could not up: %d\n", err);
  3350. dev_close(dev);
  3351. goto out;
  3352. }
  3353. }
  3354. }
  3355. out:
  3356. return err;
  3357. }
  3358. static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
  3359. #define SKGE_PM_OPS (&skge_pm_ops)
  3360. #else
  3361. #define SKGE_PM_OPS NULL
  3362. #endif /* CONFIG_PM_SLEEP */
  3363. static void skge_shutdown(struct pci_dev *pdev)
  3364. {
  3365. struct skge_hw *hw = pci_get_drvdata(pdev);
  3366. int i;
  3367. if (!hw)
  3368. return;
  3369. for (i = 0; i < hw->ports; i++) {
  3370. struct net_device *dev = hw->dev[i];
  3371. struct skge_port *skge = netdev_priv(dev);
  3372. if (skge->wol)
  3373. skge_wol_init(skge);
  3374. }
  3375. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  3376. pci_set_power_state(pdev, PCI_D3hot);
  3377. }
  3378. static struct pci_driver skge_driver = {
  3379. .name = DRV_NAME,
  3380. .id_table = skge_id_table,
  3381. .probe = skge_probe,
  3382. .remove = __devexit_p(skge_remove),
  3383. .shutdown = skge_shutdown,
  3384. .driver.pm = SKGE_PM_OPS,
  3385. };
  3386. static struct dmi_system_id skge_32bit_dma_boards[] = {
  3387. {
  3388. .ident = "Gigabyte nForce boards",
  3389. .matches = {
  3390. DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
  3391. DMI_MATCH(DMI_BOARD_NAME, "nForce"),
  3392. },
  3393. },
  3394. {
  3395. .ident = "ASUS P5NSLI",
  3396. .matches = {
  3397. DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
  3398. DMI_MATCH(DMI_BOARD_NAME, "P5NSLI")
  3399. },
  3400. },
  3401. {}
  3402. };
  3403. static int __init skge_init_module(void)
  3404. {
  3405. if (dmi_check_system(skge_32bit_dma_boards))
  3406. only_32bit_dma = 1;
  3407. skge_debug_init();
  3408. return pci_register_driver(&skge_driver);
  3409. }
  3410. static void __exit skge_cleanup_module(void)
  3411. {
  3412. pci_unregister_driver(&skge_driver);
  3413. skge_debug_cleanup();
  3414. }
  3415. module_init(skge_init_module);
  3416. module_exit(skge_cleanup_module);