x2apic_uv_x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/delay.h>
  27. #include <linux/crash_dump.h>
  28. #include <asm/uv/uv_mmrs.h>
  29. #include <asm/uv/uv_hub.h>
  30. #include <asm/current.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/uv/bios.h>
  33. #include <asm/uv/uv.h>
  34. #include <asm/apic.h>
  35. #include <asm/ipi.h>
  36. #include <asm/smp.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/emergency-restart.h>
  39. #include <asm/nmi.h>
  40. /* BMC sets a bit this MMR non-zero before sending an NMI */
  41. #define UVH_NMI_MMR UVH_SCRATCH5
  42. #define UVH_NMI_MMR_CLEAR (UVH_NMI_MMR + 8)
  43. #define UV_NMI_PENDING_MASK (1UL << 63)
  44. DEFINE_PER_CPU(unsigned long, cpu_last_nmi_count);
  45. DEFINE_PER_CPU(int, x2apic_extra_bits);
  46. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  47. static enum uv_system_type uv_system_type;
  48. static u64 gru_start_paddr, gru_end_paddr;
  49. static union uvh_apicid uvh_apicid;
  50. int uv_min_hub_revision_id;
  51. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  52. unsigned int uv_apicid_hibits;
  53. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  54. static DEFINE_SPINLOCK(uv_nmi_lock);
  55. static struct apic apic_x2apic_uv_x;
  56. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  57. {
  58. unsigned long val, *mmr;
  59. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  60. val = *mmr;
  61. early_iounmap(mmr, sizeof(*mmr));
  62. return val;
  63. }
  64. static inline bool is_GRU_range(u64 start, u64 end)
  65. {
  66. return start >= gru_start_paddr && end <= gru_end_paddr;
  67. }
  68. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  69. {
  70. return is_ISA_range(start, end) || is_GRU_range(start, end);
  71. }
  72. static int __init early_get_pnodeid(void)
  73. {
  74. union uvh_node_id_u node_id;
  75. union uvh_rh_gam_config_mmr_u m_n_config;
  76. int pnode;
  77. /* Currently, all blades have same revision number */
  78. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  79. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  80. uv_min_hub_revision_id = node_id.s.revision;
  81. if (node_id.s.part_number == UV2_HUB_PART_NUMBER)
  82. uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
  83. if (node_id.s.part_number == UV2_HUB_PART_NUMBER_X)
  84. uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
  85. uv_hub_info->hub_revision = uv_min_hub_revision_id;
  86. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  87. return pnode;
  88. }
  89. static void __init early_get_apic_pnode_shift(void)
  90. {
  91. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  92. if (!uvh_apicid.v)
  93. /*
  94. * Old bios, use default value
  95. */
  96. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  97. }
  98. /*
  99. * Add an extra bit as dictated by bios to the destination apicid of
  100. * interrupts potentially passing through the UV HUB. This prevents
  101. * a deadlock between interrupts and IO port operations.
  102. */
  103. static void __init uv_set_apicid_hibit(void)
  104. {
  105. union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
  106. if (is_uv1_hub()) {
  107. apicid_mask.v =
  108. uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  109. uv_apicid_hibits =
  110. apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
  111. }
  112. }
  113. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  114. {
  115. int pnodeid, is_uv1, is_uv2;
  116. is_uv1 = !strcmp(oem_id, "SGI");
  117. is_uv2 = !strcmp(oem_id, "SGI2");
  118. if (is_uv1 || is_uv2) {
  119. uv_hub_info->hub_revision =
  120. is_uv1 ? UV1_HUB_REVISION_BASE : UV2_HUB_REVISION_BASE;
  121. pnodeid = early_get_pnodeid();
  122. early_get_apic_pnode_shift();
  123. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  124. x86_platform.nmi_init = uv_nmi_init;
  125. if (!strcmp(oem_table_id, "UVL"))
  126. uv_system_type = UV_LEGACY_APIC;
  127. else if (!strcmp(oem_table_id, "UVX"))
  128. uv_system_type = UV_X2APIC;
  129. else if (!strcmp(oem_table_id, "UVH")) {
  130. __this_cpu_write(x2apic_extra_bits,
  131. pnodeid << uvh_apicid.s.pnode_shift);
  132. uv_system_type = UV_NON_UNIQUE_APIC;
  133. uv_set_apicid_hibit();
  134. return 1;
  135. }
  136. }
  137. return 0;
  138. }
  139. enum uv_system_type get_uv_system_type(void)
  140. {
  141. return uv_system_type;
  142. }
  143. int is_uv_system(void)
  144. {
  145. return uv_system_type != UV_NONE;
  146. }
  147. EXPORT_SYMBOL_GPL(is_uv_system);
  148. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  149. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  150. struct uv_blade_info *uv_blade_info;
  151. EXPORT_SYMBOL_GPL(uv_blade_info);
  152. short *uv_node_to_blade;
  153. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  154. short *uv_cpu_to_blade;
  155. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  156. short uv_possible_blades;
  157. EXPORT_SYMBOL_GPL(uv_possible_blades);
  158. unsigned long sn_rtc_cycles_per_second;
  159. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  160. static const struct cpumask *uv_target_cpus(void)
  161. {
  162. return cpu_online_mask;
  163. }
  164. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  165. {
  166. cpumask_clear(retmask);
  167. cpumask_set_cpu(cpu, retmask);
  168. }
  169. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  170. {
  171. #ifdef CONFIG_SMP
  172. unsigned long val;
  173. int pnode;
  174. pnode = uv_apicid_to_pnode(phys_apicid);
  175. phys_apicid |= uv_apicid_hibits;
  176. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  177. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  178. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  179. APIC_DM_INIT;
  180. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  181. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  182. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  183. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  184. APIC_DM_STARTUP;
  185. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  186. atomic_set(&init_deasserted, 1);
  187. #endif
  188. return 0;
  189. }
  190. static void uv_send_IPI_one(int cpu, int vector)
  191. {
  192. unsigned long apicid;
  193. int pnode;
  194. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  195. pnode = uv_apicid_to_pnode(apicid);
  196. uv_hub_send_ipi(pnode, apicid, vector);
  197. }
  198. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  199. {
  200. unsigned int cpu;
  201. for_each_cpu(cpu, mask)
  202. uv_send_IPI_one(cpu, vector);
  203. }
  204. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  205. {
  206. unsigned int this_cpu = smp_processor_id();
  207. unsigned int cpu;
  208. for_each_cpu(cpu, mask) {
  209. if (cpu != this_cpu)
  210. uv_send_IPI_one(cpu, vector);
  211. }
  212. }
  213. static void uv_send_IPI_allbutself(int vector)
  214. {
  215. unsigned int this_cpu = smp_processor_id();
  216. unsigned int cpu;
  217. for_each_online_cpu(cpu) {
  218. if (cpu != this_cpu)
  219. uv_send_IPI_one(cpu, vector);
  220. }
  221. }
  222. static void uv_send_IPI_all(int vector)
  223. {
  224. uv_send_IPI_mask(cpu_online_mask, vector);
  225. }
  226. static int uv_apic_id_valid(int apicid)
  227. {
  228. return 1;
  229. }
  230. static int uv_apic_id_registered(void)
  231. {
  232. return 1;
  233. }
  234. static void uv_init_apic_ldr(void)
  235. {
  236. }
  237. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  238. {
  239. /*
  240. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  241. * May as well be the first.
  242. */
  243. int cpu = cpumask_first(cpumask);
  244. if ((unsigned)cpu < nr_cpu_ids)
  245. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  246. else
  247. return BAD_APICID;
  248. }
  249. static unsigned int
  250. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  251. const struct cpumask *andmask)
  252. {
  253. int cpu;
  254. /*
  255. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  256. * May as well be the first.
  257. */
  258. for_each_cpu_and(cpu, cpumask, andmask) {
  259. if (cpumask_test_cpu(cpu, cpu_online_mask))
  260. break;
  261. }
  262. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  263. }
  264. static unsigned int x2apic_get_apic_id(unsigned long x)
  265. {
  266. unsigned int id;
  267. WARN_ON(preemptible() && num_online_cpus() > 1);
  268. id = x | __this_cpu_read(x2apic_extra_bits);
  269. return id;
  270. }
  271. static unsigned long set_apic_id(unsigned int id)
  272. {
  273. unsigned long x;
  274. /* maskout x2apic_extra_bits ? */
  275. x = id;
  276. return x;
  277. }
  278. static unsigned int uv_read_apic_id(void)
  279. {
  280. return x2apic_get_apic_id(apic_read(APIC_ID));
  281. }
  282. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  283. {
  284. return uv_read_apic_id() >> index_msb;
  285. }
  286. static void uv_send_IPI_self(int vector)
  287. {
  288. apic_write(APIC_SELF_IPI, vector);
  289. }
  290. static int uv_probe(void)
  291. {
  292. return apic == &apic_x2apic_uv_x;
  293. }
  294. static struct apic __refdata apic_x2apic_uv_x = {
  295. .name = "UV large system",
  296. .probe = uv_probe,
  297. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  298. .apic_id_valid = uv_apic_id_valid,
  299. .apic_id_registered = uv_apic_id_registered,
  300. .irq_delivery_mode = dest_Fixed,
  301. .irq_dest_mode = 0, /* physical */
  302. .target_cpus = uv_target_cpus,
  303. .disable_esr = 0,
  304. .dest_logical = APIC_DEST_LOGICAL,
  305. .check_apicid_used = NULL,
  306. .check_apicid_present = NULL,
  307. .vector_allocation_domain = uv_vector_allocation_domain,
  308. .init_apic_ldr = uv_init_apic_ldr,
  309. .ioapic_phys_id_map = NULL,
  310. .setup_apic_routing = NULL,
  311. .multi_timer_check = NULL,
  312. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  313. .apicid_to_cpu_present = NULL,
  314. .setup_portio_remap = NULL,
  315. .check_phys_apicid_present = default_check_phys_apicid_present,
  316. .enable_apic_mode = NULL,
  317. .phys_pkg_id = uv_phys_pkg_id,
  318. .mps_oem_check = NULL,
  319. .get_apic_id = x2apic_get_apic_id,
  320. .set_apic_id = set_apic_id,
  321. .apic_id_mask = 0xFFFFFFFFu,
  322. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  323. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  324. .send_IPI_mask = uv_send_IPI_mask,
  325. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  326. .send_IPI_allbutself = uv_send_IPI_allbutself,
  327. .send_IPI_all = uv_send_IPI_all,
  328. .send_IPI_self = uv_send_IPI_self,
  329. .wakeup_secondary_cpu = uv_wakeup_secondary,
  330. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  331. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  332. .wait_for_init_deassert = NULL,
  333. .smp_callin_clear_local_apic = NULL,
  334. .inquire_remote_apic = NULL,
  335. .read = native_apic_msr_read,
  336. .write = native_apic_msr_write,
  337. .icr_read = native_x2apic_icr_read,
  338. .icr_write = native_x2apic_icr_write,
  339. .wait_icr_idle = native_x2apic_wait_icr_idle,
  340. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  341. };
  342. static __cpuinit void set_x2apic_extra_bits(int pnode)
  343. {
  344. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  345. }
  346. /*
  347. * Called on boot cpu.
  348. */
  349. static __init int boot_pnode_to_blade(int pnode)
  350. {
  351. int blade;
  352. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  353. if (pnode == uv_blade_info[blade].pnode)
  354. return blade;
  355. BUG();
  356. }
  357. struct redir_addr {
  358. unsigned long redirect;
  359. unsigned long alias;
  360. };
  361. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  362. static __initdata struct redir_addr redir_addrs[] = {
  363. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  364. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  365. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  366. };
  367. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  368. {
  369. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  370. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  371. int i;
  372. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  373. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  374. if (alias.s.enable && alias.s.base == 0) {
  375. *size = (1UL << alias.s.m_alias);
  376. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  377. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  378. return;
  379. }
  380. }
  381. *base = *size = 0;
  382. }
  383. enum map_type {map_wb, map_uc};
  384. static __init void map_high(char *id, unsigned long base, int pshift,
  385. int bshift, int max_pnode, enum map_type map_type)
  386. {
  387. unsigned long bytes, paddr;
  388. paddr = base << pshift;
  389. bytes = (1UL << bshift) * (max_pnode + 1);
  390. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  391. paddr + bytes);
  392. if (map_type == map_uc)
  393. init_extra_mapping_uc(paddr, bytes);
  394. else
  395. init_extra_mapping_wb(paddr, bytes);
  396. }
  397. static __init void map_gru_high(int max_pnode)
  398. {
  399. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  400. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  401. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  402. if (gru.s.enable) {
  403. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  404. gru_start_paddr = ((u64)gru.s.base << shift);
  405. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  406. }
  407. }
  408. static __init void map_mmr_high(int max_pnode)
  409. {
  410. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  411. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  412. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  413. if (mmr.s.enable)
  414. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  415. }
  416. static __init void map_mmioh_high(int max_pnode)
  417. {
  418. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  419. int shift;
  420. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  421. if (is_uv1_hub() && mmioh.s1.enable) {
  422. shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  423. map_high("MMIOH", mmioh.s1.base, shift, mmioh.s1.m_io,
  424. max_pnode, map_uc);
  425. }
  426. if (is_uv2_hub() && mmioh.s2.enable) {
  427. shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  428. map_high("MMIOH", mmioh.s2.base, shift, mmioh.s2.m_io,
  429. max_pnode, map_uc);
  430. }
  431. }
  432. static __init void map_low_mmrs(void)
  433. {
  434. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  435. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  436. }
  437. static __init void uv_rtc_init(void)
  438. {
  439. long status;
  440. u64 ticks_per_sec;
  441. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  442. &ticks_per_sec);
  443. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  444. printk(KERN_WARNING
  445. "unable to determine platform RTC clock frequency, "
  446. "guessing.\n");
  447. /* BIOS gives wrong value for clock freq. so guess */
  448. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  449. } else
  450. sn_rtc_cycles_per_second = ticks_per_sec;
  451. }
  452. /*
  453. * percpu heartbeat timer
  454. */
  455. static void uv_heartbeat(unsigned long ignored)
  456. {
  457. struct timer_list *timer = &uv_hub_info->scir.timer;
  458. unsigned char bits = uv_hub_info->scir.state;
  459. /* flip heartbeat bit */
  460. bits ^= SCIR_CPU_HEARTBEAT;
  461. /* is this cpu idle? */
  462. if (idle_cpu(raw_smp_processor_id()))
  463. bits &= ~SCIR_CPU_ACTIVITY;
  464. else
  465. bits |= SCIR_CPU_ACTIVITY;
  466. /* update system controller interface reg */
  467. uv_set_scir_bits(bits);
  468. /* enable next timer period */
  469. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  470. }
  471. static void __cpuinit uv_heartbeat_enable(int cpu)
  472. {
  473. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  474. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  475. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  476. setup_timer(timer, uv_heartbeat, cpu);
  477. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  478. add_timer_on(timer, cpu);
  479. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  480. /* also ensure that boot cpu is enabled */
  481. cpu = 0;
  482. }
  483. }
  484. #ifdef CONFIG_HOTPLUG_CPU
  485. static void __cpuinit uv_heartbeat_disable(int cpu)
  486. {
  487. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  488. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  489. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  490. }
  491. uv_set_cpu_scir_bits(cpu, 0xff);
  492. }
  493. /*
  494. * cpu hotplug notifier
  495. */
  496. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  497. unsigned long action, void *hcpu)
  498. {
  499. long cpu = (long)hcpu;
  500. switch (action) {
  501. case CPU_ONLINE:
  502. uv_heartbeat_enable(cpu);
  503. break;
  504. case CPU_DOWN_PREPARE:
  505. uv_heartbeat_disable(cpu);
  506. break;
  507. default:
  508. break;
  509. }
  510. return NOTIFY_OK;
  511. }
  512. static __init void uv_scir_register_cpu_notifier(void)
  513. {
  514. hotcpu_notifier(uv_scir_cpu_notify, 0);
  515. }
  516. #else /* !CONFIG_HOTPLUG_CPU */
  517. static __init void uv_scir_register_cpu_notifier(void)
  518. {
  519. }
  520. static __init int uv_init_heartbeat(void)
  521. {
  522. int cpu;
  523. if (is_uv_system())
  524. for_each_online_cpu(cpu)
  525. uv_heartbeat_enable(cpu);
  526. return 0;
  527. }
  528. late_initcall(uv_init_heartbeat);
  529. #endif /* !CONFIG_HOTPLUG_CPU */
  530. /* Direct Legacy VGA I/O traffic to designated IOH */
  531. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  532. unsigned int command_bits, u32 flags)
  533. {
  534. int domain, bus, rc;
  535. PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
  536. pdev->devfn, decode, command_bits, flags);
  537. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  538. return 0;
  539. if ((command_bits & PCI_COMMAND_IO) == 0)
  540. return 0;
  541. domain = pci_domain_nr(pdev->bus);
  542. bus = pdev->bus->number;
  543. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  544. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  545. return rc;
  546. }
  547. /*
  548. * Called on each cpu to initialize the per_cpu UV data area.
  549. * FIXME: hotplug not supported yet
  550. */
  551. void __cpuinit uv_cpu_init(void)
  552. {
  553. /* CPU 0 initilization will be done via uv_system_init. */
  554. if (!uv_blade_info)
  555. return;
  556. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  557. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  558. set_x2apic_extra_bits(uv_hub_info->pnode);
  559. }
  560. /*
  561. * When NMI is received, print a stack trace.
  562. */
  563. int uv_handle_nmi(unsigned int reason, struct pt_regs *regs)
  564. {
  565. unsigned long real_uv_nmi;
  566. int bid;
  567. /*
  568. * Each blade has an MMR that indicates when an NMI has been sent
  569. * to cpus on the blade. If an NMI is detected, atomically
  570. * clear the MMR and update a per-blade NMI count used to
  571. * cause each cpu on the blade to notice a new NMI.
  572. */
  573. bid = uv_numa_blade_id();
  574. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  575. if (unlikely(real_uv_nmi)) {
  576. spin_lock(&uv_blade_info[bid].nmi_lock);
  577. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  578. if (real_uv_nmi) {
  579. uv_blade_info[bid].nmi_count++;
  580. uv_write_local_mmr(UVH_NMI_MMR_CLEAR, UV_NMI_PENDING_MASK);
  581. }
  582. spin_unlock(&uv_blade_info[bid].nmi_lock);
  583. }
  584. if (likely(__get_cpu_var(cpu_last_nmi_count) == uv_blade_info[bid].nmi_count))
  585. return NMI_DONE;
  586. __get_cpu_var(cpu_last_nmi_count) = uv_blade_info[bid].nmi_count;
  587. /*
  588. * Use a lock so only one cpu prints at a time.
  589. * This prevents intermixed output.
  590. */
  591. spin_lock(&uv_nmi_lock);
  592. pr_info("UV NMI stack dump cpu %u:\n", smp_processor_id());
  593. dump_stack();
  594. spin_unlock(&uv_nmi_lock);
  595. return NMI_HANDLED;
  596. }
  597. void uv_register_nmi_notifier(void)
  598. {
  599. if (register_nmi_handler(NMI_UNKNOWN, uv_handle_nmi, 0, "uv"))
  600. printk(KERN_WARNING "UV NMI handler failed to register\n");
  601. }
  602. void uv_nmi_init(void)
  603. {
  604. unsigned int value;
  605. /*
  606. * Unmask NMI on all cpus
  607. */
  608. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  609. value &= ~APIC_LVT_MASKED;
  610. apic_write(APIC_LVT1, value);
  611. }
  612. void __init uv_system_init(void)
  613. {
  614. union uvh_rh_gam_config_mmr_u m_n_config;
  615. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  616. union uvh_node_id_u node_id;
  617. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  618. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  619. int gnode_extra, max_pnode = 0;
  620. unsigned long mmr_base, present, paddr;
  621. unsigned short pnode_mask, pnode_io_mask;
  622. printk(KERN_INFO "UV: Found %s hub\n", is_uv1_hub() ? "UV1" : "UV2");
  623. map_low_mmrs();
  624. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  625. m_val = m_n_config.s.m_skt;
  626. n_val = m_n_config.s.n_skt;
  627. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  628. n_io = is_uv1_hub() ? mmioh.s1.n_io : mmioh.s2.n_io;
  629. mmr_base =
  630. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  631. ~UV_MMR_ENABLE;
  632. pnode_mask = (1 << n_val) - 1;
  633. pnode_io_mask = (1 << n_io) - 1;
  634. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  635. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  636. gnode_upper = ((unsigned long)gnode_extra << m_val);
  637. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  638. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  639. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  640. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  641. uv_possible_blades +=
  642. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  643. /* uv_num_possible_blades() is really the hub count */
  644. printk(KERN_INFO "UV: Found %d blades, %d hubs\n",
  645. is_uv1_hub() ? uv_num_possible_blades() :
  646. (uv_num_possible_blades() + 1) / 2,
  647. uv_num_possible_blades());
  648. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  649. uv_blade_info = kzalloc(bytes, GFP_KERNEL);
  650. BUG_ON(!uv_blade_info);
  651. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  652. uv_blade_info[blade].memory_nid = -1;
  653. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  654. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  655. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  656. BUG_ON(!uv_node_to_blade);
  657. memset(uv_node_to_blade, 255, bytes);
  658. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  659. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  660. BUG_ON(!uv_cpu_to_blade);
  661. memset(uv_cpu_to_blade, 255, bytes);
  662. blade = 0;
  663. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  664. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  665. for (j = 0; j < 64; j++) {
  666. if (!test_bit(j, &present))
  667. continue;
  668. pnode = (i * 64 + j) & pnode_mask;
  669. uv_blade_info[blade].pnode = pnode;
  670. uv_blade_info[blade].nr_possible_cpus = 0;
  671. uv_blade_info[blade].nr_online_cpus = 0;
  672. spin_lock_init(&uv_blade_info[blade].nmi_lock);
  673. max_pnode = max(pnode, max_pnode);
  674. blade++;
  675. }
  676. }
  677. uv_bios_init();
  678. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  679. &sn_region_size, &system_serial_number);
  680. uv_rtc_init();
  681. for_each_present_cpu(cpu) {
  682. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  683. nid = cpu_to_node(cpu);
  684. /*
  685. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  686. */
  687. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  688. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  689. uv_cpu_hub_info(cpu)->hub_revision = uv_hub_info->hub_revision;
  690. uv_cpu_hub_info(cpu)->m_shift = 64 - m_val;
  691. uv_cpu_hub_info(cpu)->n_lshift = is_uv2_1_hub() ?
  692. (m_val == 40 ? 40 : 39) : m_val;
  693. pnode = uv_apicid_to_pnode(apicid);
  694. blade = boot_pnode_to_blade(pnode);
  695. lcpu = uv_blade_info[blade].nr_possible_cpus;
  696. uv_blade_info[blade].nr_possible_cpus++;
  697. /* Any node on the blade, else will contain -1. */
  698. uv_blade_info[blade].memory_nid = nid;
  699. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  700. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  701. uv_cpu_hub_info(cpu)->m_val = m_val;
  702. uv_cpu_hub_info(cpu)->n_val = n_val;
  703. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  704. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  705. uv_cpu_hub_info(cpu)->pnode = pnode;
  706. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  707. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  708. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  709. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  710. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  711. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  712. uv_node_to_blade[nid] = blade;
  713. uv_cpu_to_blade[cpu] = blade;
  714. }
  715. /* Add blade/pnode info for nodes without cpus */
  716. for_each_online_node(nid) {
  717. if (uv_node_to_blade[nid] >= 0)
  718. continue;
  719. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  720. pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
  721. blade = boot_pnode_to_blade(pnode);
  722. uv_node_to_blade[nid] = blade;
  723. }
  724. map_gru_high(max_pnode);
  725. map_mmr_high(max_pnode);
  726. map_mmioh_high(max_pnode & pnode_io_mask);
  727. uv_cpu_init();
  728. uv_scir_register_cpu_notifier();
  729. uv_register_nmi_notifier();
  730. proc_mkdir("sgi_uv", NULL);
  731. /* register Legacy VGA I/O redirection handler */
  732. pci_register_set_vga_state(uv_set_vga_state);
  733. /*
  734. * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
  735. * EFI is not enabled in the kdump kernel.
  736. */
  737. if (is_kdump_kernel())
  738. reboot_type = BOOT_ACPI;
  739. }
  740. apic_driver(apic_x2apic_uv_x);