mrst.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * Moorestown PCI support
  3. * Copyright (c) 2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Moorestown has an interesting PCI implementation:
  7. * - configuration space is memory mapped (as defined by MCFG)
  8. * - Lincroft devices also have a real, type 1 configuration space
  9. * - Early Lincroft silicon has a type 1 access bug that will cause
  10. * a hang if non-existent devices are accessed
  11. * - some devices have the "fixed BAR" capability, which means
  12. * they can't be relocated or modified; check for that during
  13. * BAR sizing
  14. *
  15. * So, we use the MCFG space for all reads and writes, but also send
  16. * Lincroft writes to type 1 space. But only read/write if the device
  17. * actually exists, otherwise return all 1s for reads and bit bucket
  18. * the writes.
  19. */
  20. #include <linux/sched.h>
  21. #include <linux/pci.h>
  22. #include <linux/ioport.h>
  23. #include <linux/init.h>
  24. #include <linux/dmi.h>
  25. #include <asm/acpi.h>
  26. #include <asm/segment.h>
  27. #include <asm/io.h>
  28. #include <asm/smp.h>
  29. #include <asm/pci_x86.h>
  30. #include <asm/hw_irq.h>
  31. #include <asm/io_apic.h>
  32. #define PCIE_CAP_OFFSET 0x100
  33. /* Fixed BAR fields */
  34. #define PCIE_VNDR_CAP_ID_FIXED_BAR 0x00 /* Fixed BAR (TBD) */
  35. #define PCI_FIXED_BAR_0_SIZE 0x04
  36. #define PCI_FIXED_BAR_1_SIZE 0x08
  37. #define PCI_FIXED_BAR_2_SIZE 0x0c
  38. #define PCI_FIXED_BAR_3_SIZE 0x10
  39. #define PCI_FIXED_BAR_4_SIZE 0x14
  40. #define PCI_FIXED_BAR_5_SIZE 0x1c
  41. static int pci_soc_mode = 0;
  42. /**
  43. * fixed_bar_cap - return the offset of the fixed BAR cap if found
  44. * @bus: PCI bus
  45. * @devfn: device in question
  46. *
  47. * Look for the fixed BAR cap on @bus and @devfn, returning its offset
  48. * if found or 0 otherwise.
  49. */
  50. static int fixed_bar_cap(struct pci_bus *bus, unsigned int devfn)
  51. {
  52. int pos;
  53. u32 pcie_cap = 0, cap_data;
  54. pos = PCIE_CAP_OFFSET;
  55. if (!raw_pci_ext_ops)
  56. return 0;
  57. while (pos) {
  58. if (raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
  59. devfn, pos, 4, &pcie_cap))
  60. return 0;
  61. if (PCI_EXT_CAP_ID(pcie_cap) == 0x0000 ||
  62. PCI_EXT_CAP_ID(pcie_cap) == 0xffff)
  63. break;
  64. if (PCI_EXT_CAP_ID(pcie_cap) == PCI_EXT_CAP_ID_VNDR) {
  65. raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
  66. devfn, pos + 4, 4, &cap_data);
  67. if ((cap_data & 0xffff) == PCIE_VNDR_CAP_ID_FIXED_BAR)
  68. return pos;
  69. }
  70. pos = PCI_EXT_CAP_NEXT(pcie_cap);
  71. }
  72. return 0;
  73. }
  74. static int pci_device_update_fixed(struct pci_bus *bus, unsigned int devfn,
  75. int reg, int len, u32 val, int offset)
  76. {
  77. u32 size;
  78. unsigned int domain, busnum;
  79. int bar = (reg - PCI_BASE_ADDRESS_0) >> 2;
  80. domain = pci_domain_nr(bus);
  81. busnum = bus->number;
  82. if (val == ~0 && len == 4) {
  83. unsigned long decode;
  84. raw_pci_ext_ops->read(domain, busnum, devfn,
  85. offset + 8 + (bar * 4), 4, &size);
  86. /* Turn the size into a decode pattern for the sizing code */
  87. if (size) {
  88. decode = size - 1;
  89. decode |= decode >> 1;
  90. decode |= decode >> 2;
  91. decode |= decode >> 4;
  92. decode |= decode >> 8;
  93. decode |= decode >> 16;
  94. decode++;
  95. decode = ~(decode - 1);
  96. } else {
  97. decode = 0;
  98. }
  99. /*
  100. * If val is all ones, the core code is trying to size the reg,
  101. * so update the mmconfig space with the real size.
  102. *
  103. * Note: this assumes the fixed size we got is a power of two.
  104. */
  105. return raw_pci_ext_ops->write(domain, busnum, devfn, reg, 4,
  106. decode);
  107. }
  108. /* This is some other kind of BAR write, so just do it. */
  109. return raw_pci_ext_ops->write(domain, busnum, devfn, reg, len, val);
  110. }
  111. /**
  112. * type1_access_ok - check whether to use type 1
  113. * @bus: bus number
  114. * @devfn: device & function in question
  115. *
  116. * If the bus is on a Lincroft chip and it exists, or is not on a Lincroft at
  117. * all, the we can go ahead with any reads & writes. If it's on a Lincroft,
  118. * but doesn't exist, avoid the access altogether to keep the chip from
  119. * hanging.
  120. */
  121. static bool type1_access_ok(unsigned int bus, unsigned int devfn, int reg)
  122. {
  123. /* This is a workaround for A0 LNC bug where PCI status register does
  124. * not have new CAP bit set. can not be written by SW either.
  125. *
  126. * PCI header type in real LNC indicates a single function device, this
  127. * will prevent probing other devices under the same function in PCI
  128. * shim. Therefore, use the header type in shim instead.
  129. */
  130. if (reg >= 0x100 || reg == PCI_STATUS || reg == PCI_HEADER_TYPE)
  131. return 0;
  132. if (bus == 0 && (devfn == PCI_DEVFN(2, 0)
  133. || devfn == PCI_DEVFN(0, 0)
  134. || devfn == PCI_DEVFN(3, 0)))
  135. return 1;
  136. return 0; /* langwell on others */
  137. }
  138. static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
  139. int size, u32 *value)
  140. {
  141. if (type1_access_ok(bus->number, devfn, where))
  142. return pci_direct_conf1.read(pci_domain_nr(bus), bus->number,
  143. devfn, where, size, value);
  144. return raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
  145. devfn, where, size, value);
  146. }
  147. static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
  148. int size, u32 value)
  149. {
  150. int offset;
  151. /* On MRST, there is no PCI ROM BAR, this will cause a subsequent read
  152. * to ROM BAR return 0 then being ignored.
  153. */
  154. if (where == PCI_ROM_ADDRESS)
  155. return 0;
  156. /*
  157. * Devices with fixed BARs need special handling:
  158. * - BAR sizing code will save, write ~0, read size, restore
  159. * - so writes to fixed BARs need special handling
  160. * - other writes to fixed BAR devices should go through mmconfig
  161. */
  162. offset = fixed_bar_cap(bus, devfn);
  163. if (offset &&
  164. (where >= PCI_BASE_ADDRESS_0 && where <= PCI_BASE_ADDRESS_5)) {
  165. return pci_device_update_fixed(bus, devfn, where, size, value,
  166. offset);
  167. }
  168. /*
  169. * On Moorestown update both real & mmconfig space
  170. * Note: early Lincroft silicon can't handle type 1 accesses to
  171. * non-existent devices, so just eat the write in that case.
  172. */
  173. if (type1_access_ok(bus->number, devfn, where))
  174. return pci_direct_conf1.write(pci_domain_nr(bus), bus->number,
  175. devfn, where, size, value);
  176. return raw_pci_ext_ops->write(pci_domain_nr(bus), bus->number, devfn,
  177. where, size, value);
  178. }
  179. static int mrst_pci_irq_enable(struct pci_dev *dev)
  180. {
  181. u8 pin;
  182. struct io_apic_irq_attr irq_attr;
  183. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  184. /* MRST only have IOAPIC, the PCI irq lines are 1:1 mapped to
  185. * IOAPIC RTE entries, so we just enable RTE for the device.
  186. */
  187. irq_attr.ioapic = mp_find_ioapic(dev->irq);
  188. irq_attr.ioapic_pin = dev->irq;
  189. irq_attr.trigger = 1; /* level */
  190. irq_attr.polarity = 1; /* active low */
  191. io_apic_set_pci_routing(&dev->dev, dev->irq, &irq_attr);
  192. return 0;
  193. }
  194. struct pci_ops pci_mrst_ops = {
  195. .read = pci_read,
  196. .write = pci_write,
  197. };
  198. /**
  199. * pci_mrst_init - installs pci_mrst_ops
  200. *
  201. * Moorestown has an interesting PCI implementation (see above).
  202. * Called when the early platform detection installs it.
  203. */
  204. int __init pci_mrst_init(void)
  205. {
  206. printk(KERN_INFO "Intel MID platform detected, using MID PCI ops\n");
  207. pci_mmcfg_late_init();
  208. pcibios_enable_irq = mrst_pci_irq_enable;
  209. pci_root_ops = pci_mrst_ops;
  210. pci_soc_mode = 1;
  211. /* Continue with standard init */
  212. return 1;
  213. }
  214. /* Langwell devices are not true pci devices, they are not subject to 10 ms
  215. * d3 to d0 delay required by pci spec.
  216. */
  217. static void __devinit pci_d3delay_fixup(struct pci_dev *dev)
  218. {
  219. /* PCI fixups are effectively decided compile time. If we have a dual
  220. SoC/non-SoC kernel we don't want to mangle d3 on non SoC devices */
  221. if (!pci_soc_mode)
  222. return;
  223. /* true pci devices in lincroft should allow type 1 access, the rest
  224. * are langwell fake pci devices.
  225. */
  226. if (type1_access_ok(dev->bus->number, dev->devfn, PCI_DEVICE_ID))
  227. return;
  228. dev->d3_delay = 0;
  229. }
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_d3delay_fixup);
  231. static void __devinit mrst_power_off_unused_dev(struct pci_dev *dev)
  232. {
  233. pci_set_power_state(dev, PCI_D3cold);
  234. }
  235. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0801, mrst_power_off_unused_dev);
  236. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0809, mrst_power_off_unused_dev);
  237. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x080C, mrst_power_off_unused_dev);
  238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0812, mrst_power_off_unused_dev);
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0815, mrst_power_off_unused_dev);
  240. /*
  241. * Langwell devices reside at fixed offsets, don't try to move them.
  242. */
  243. static void __devinit pci_fixed_bar_fixup(struct pci_dev *dev)
  244. {
  245. unsigned long offset;
  246. u32 size;
  247. int i;
  248. if (!pci_soc_mode)
  249. return;
  250. /* Must have extended configuration space */
  251. if (dev->cfg_size < PCIE_CAP_OFFSET + 4)
  252. return;
  253. /* Fixup the BAR sizes for fixed BAR devices and make them unmoveable */
  254. offset = fixed_bar_cap(dev->bus, dev->devfn);
  255. if (!offset || PCI_DEVFN(2, 0) == dev->devfn ||
  256. PCI_DEVFN(2, 2) == dev->devfn)
  257. return;
  258. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  259. pci_read_config_dword(dev, offset + 8 + (i * 4), &size);
  260. dev->resource[i].end = dev->resource[i].start + size - 1;
  261. dev->resource[i].flags |= IORESOURCE_PCI_FIXED;
  262. }
  263. }
  264. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixed_bar_fixup);