uv_mmrs.h 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV MMR definitions
  7. *
  8. * Copyright (C) 2007-2011 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #ifndef _ASM_X86_UV_UV_MMRS_H
  11. #define _ASM_X86_UV_UV_MMRS_H
  12. /*
  13. * This file contains MMR definitions for both UV1 & UV2 hubs.
  14. *
  15. * In general, MMR addresses and structures are identical on both hubs.
  16. * These MMRs are identified as:
  17. * #define UVH_xxx <address>
  18. * union uvh_xxx {
  19. * unsigned long v;
  20. * struct uvh_int_cmpd_s {
  21. * } s;
  22. * };
  23. *
  24. * If the MMR exists on both hub type but has different addresses or
  25. * contents, the MMR definition is similar to:
  26. * #define UV1H_xxx <uv1 address>
  27. * #define UV2H_xxx <uv2address>
  28. * #define UVH_xxx (is_uv1_hub() ? UV1H_xxx : UV2H_xxx)
  29. * union uvh_xxx {
  30. * unsigned long v;
  31. * struct uv1h_int_cmpd_s { (Common fields only)
  32. * } s;
  33. * struct uv1h_int_cmpd_s { (Full UV1 definition)
  34. * } s1;
  35. * struct uv2h_int_cmpd_s { (Full UV2 definition)
  36. * } s2;
  37. * };
  38. *
  39. * Only essential difference are enumerated. For example, if the address is
  40. * the same for both UV1 & UV2, only a single #define is generated. Likewise,
  41. * if the contents is the same for both hubs, only the "s" structure is
  42. * generated.
  43. *
  44. * If the MMR exists on ONLY 1 type of hub, no generic definition is
  45. * generated:
  46. * #define UVnH_xxx <uvn address>
  47. * union uvnh_xxx {
  48. * unsigned long v;
  49. * struct uvh_int_cmpd_s {
  50. * } sn;
  51. * };
  52. */
  53. #define UV_MMR_ENABLE (1UL << 63)
  54. #define UV1_HUB_PART_NUMBER 0x88a5
  55. #define UV2_HUB_PART_NUMBER 0x8eb8
  56. #define UV2_HUB_PART_NUMBER_X 0x1111
  57. /* Compat: if this #define is present, UV headers support UV2 */
  58. #define UV2_HUB_IS_SUPPORTED 1
  59. /* ========================================================================= */
  60. /* UVH_BAU_DATA_BROADCAST */
  61. /* ========================================================================= */
  62. #define UVH_BAU_DATA_BROADCAST 0x61688UL
  63. #define UVH_BAU_DATA_BROADCAST_32 0x440
  64. #define UVH_BAU_DATA_BROADCAST_ENABLE_SHFT 0
  65. #define UVH_BAU_DATA_BROADCAST_ENABLE_MASK 0x0000000000000001UL
  66. union uvh_bau_data_broadcast_u {
  67. unsigned long v;
  68. struct uvh_bau_data_broadcast_s {
  69. unsigned long enable:1; /* RW */
  70. unsigned long rsvd_1_63:63;
  71. } s;
  72. };
  73. /* ========================================================================= */
  74. /* UVH_BAU_DATA_CONFIG */
  75. /* ========================================================================= */
  76. #define UVH_BAU_DATA_CONFIG 0x61680UL
  77. #define UVH_BAU_DATA_CONFIG_32 0x438
  78. #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0
  79. #define UVH_BAU_DATA_CONFIG_DM_SHFT 8
  80. #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11
  81. #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12
  82. #define UVH_BAU_DATA_CONFIG_P_SHFT 13
  83. #define UVH_BAU_DATA_CONFIG_T_SHFT 15
  84. #define UVH_BAU_DATA_CONFIG_M_SHFT 16
  85. #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32
  86. #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  87. #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL
  88. #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  89. #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL
  90. #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL
  91. #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL
  92. #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL
  93. #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  94. union uvh_bau_data_config_u {
  95. unsigned long v;
  96. struct uvh_bau_data_config_s {
  97. unsigned long vector_:8; /* RW */
  98. unsigned long dm:3; /* RW */
  99. unsigned long destmode:1; /* RW */
  100. unsigned long status:1; /* RO */
  101. unsigned long p:1; /* RO */
  102. unsigned long rsvd_14:1;
  103. unsigned long t:1; /* RO */
  104. unsigned long m:1; /* RW */
  105. unsigned long rsvd_17_31:15;
  106. unsigned long apic_id:32; /* RW */
  107. } s;
  108. };
  109. /* ========================================================================= */
  110. /* UVH_EVENT_OCCURRED0 */
  111. /* ========================================================================= */
  112. #define UVH_EVENT_OCCURRED0 0x70000UL
  113. #define UVH_EVENT_OCCURRED0_32 0x5e8
  114. #define UV1H_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  115. #define UV1H_EVENT_OCCURRED0_GR0_HCERR_SHFT 1
  116. #define UV1H_EVENT_OCCURRED0_GR1_HCERR_SHFT 2
  117. #define UV1H_EVENT_OCCURRED0_LH_HCERR_SHFT 3
  118. #define UV1H_EVENT_OCCURRED0_RH_HCERR_SHFT 4
  119. #define UV1H_EVENT_OCCURRED0_XN_HCERR_SHFT 5
  120. #define UV1H_EVENT_OCCURRED0_SI_HCERR_SHFT 6
  121. #define UV1H_EVENT_OCCURRED0_LB_AOERR0_SHFT 7
  122. #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8
  123. #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9
  124. #define UV1H_EVENT_OCCURRED0_LH_AOERR0_SHFT 10
  125. #define UV1H_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  126. #define UV1H_EVENT_OCCURRED0_XN_AOERR0_SHFT 12
  127. #define UV1H_EVENT_OCCURRED0_SI_AOERR0_SHFT 13
  128. #define UV1H_EVENT_OCCURRED0_LB_AOERR1_SHFT 14
  129. #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15
  130. #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16
  131. #define UV1H_EVENT_OCCURRED0_LH_AOERR1_SHFT 17
  132. #define UV1H_EVENT_OCCURRED0_RH_AOERR1_SHFT 18
  133. #define UV1H_EVENT_OCCURRED0_XN_AOERR1_SHFT 19
  134. #define UV1H_EVENT_OCCURRED0_SI_AOERR1_SHFT 20
  135. #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21
  136. #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22
  137. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23
  138. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24
  139. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25
  140. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26
  141. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27
  142. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28
  143. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29
  144. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30
  145. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31
  146. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32
  147. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33
  148. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34
  149. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35
  150. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36
  151. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37
  152. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38
  153. #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39
  154. #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40
  155. #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41
  156. #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42
  157. #define UV1H_EVENT_OCCURRED0_LTC_INT_SHFT 43
  158. #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44
  159. #define UV1H_EVENT_OCCURRED0_IPI_INT_SHFT 45
  160. #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46
  161. #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47
  162. #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48
  163. #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49
  164. #define UV1H_EVENT_OCCURRED0_PROFILE_INT_SHFT 50
  165. #define UV1H_EVENT_OCCURRED0_RTC0_SHFT 51
  166. #define UV1H_EVENT_OCCURRED0_RTC1_SHFT 52
  167. #define UV1H_EVENT_OCCURRED0_RTC2_SHFT 53
  168. #define UV1H_EVENT_OCCURRED0_RTC3_SHFT 54
  169. #define UV1H_EVENT_OCCURRED0_BAU_DATA_SHFT 55
  170. #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56
  171. #define UV1H_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  172. #define UV1H_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL
  173. #define UV1H_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL
  174. #define UV1H_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL
  175. #define UV1H_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL
  176. #define UV1H_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL
  177. #define UV1H_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL
  178. #define UV1H_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL
  179. #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL
  180. #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL
  181. #define UV1H_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL
  182. #define UV1H_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  183. #define UV1H_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL
  184. #define UV1H_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL
  185. #define UV1H_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL
  186. #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL
  187. #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL
  188. #define UV1H_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL
  189. #define UV1H_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL
  190. #define UV1H_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL
  191. #define UV1H_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL
  192. #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL
  193. #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
  194. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL
  195. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL
  196. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL
  197. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL
  198. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL
  199. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL
  200. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL
  201. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL
  202. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL
  203. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL
  204. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL
  205. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL
  206. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL
  207. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL
  208. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL
  209. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL
  210. #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL
  211. #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL
  212. #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL
  213. #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL
  214. #define UV1H_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL
  215. #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
  216. #define UV1H_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL
  217. #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL
  218. #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL
  219. #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL
  220. #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL
  221. #define UV1H_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL
  222. #define UV1H_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL
  223. #define UV1H_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL
  224. #define UV1H_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL
  225. #define UV1H_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL
  226. #define UV1H_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL
  227. #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL
  228. #define UV2H_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  229. #define UV2H_EVENT_OCCURRED0_QP_HCERR_SHFT 1
  230. #define UV2H_EVENT_OCCURRED0_RH_HCERR_SHFT 2
  231. #define UV2H_EVENT_OCCURRED0_LH0_HCERR_SHFT 3
  232. #define UV2H_EVENT_OCCURRED0_LH1_HCERR_SHFT 4
  233. #define UV2H_EVENT_OCCURRED0_GR0_HCERR_SHFT 5
  234. #define UV2H_EVENT_OCCURRED0_GR1_HCERR_SHFT 6
  235. #define UV2H_EVENT_OCCURRED0_NI0_HCERR_SHFT 7
  236. #define UV2H_EVENT_OCCURRED0_NI1_HCERR_SHFT 8
  237. #define UV2H_EVENT_OCCURRED0_LB_AOERR0_SHFT 9
  238. #define UV2H_EVENT_OCCURRED0_QP_AOERR0_SHFT 10
  239. #define UV2H_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  240. #define UV2H_EVENT_OCCURRED0_LH0_AOERR0_SHFT 12
  241. #define UV2H_EVENT_OCCURRED0_LH1_AOERR0_SHFT 13
  242. #define UV2H_EVENT_OCCURRED0_GR0_AOERR0_SHFT 14
  243. #define UV2H_EVENT_OCCURRED0_GR1_AOERR0_SHFT 15
  244. #define UV2H_EVENT_OCCURRED0_XB_AOERR0_SHFT 16
  245. #define UV2H_EVENT_OCCURRED0_RT_AOERR0_SHFT 17
  246. #define UV2H_EVENT_OCCURRED0_NI0_AOERR0_SHFT 18
  247. #define UV2H_EVENT_OCCURRED0_NI1_AOERR0_SHFT 19
  248. #define UV2H_EVENT_OCCURRED0_LB_AOERR1_SHFT 20
  249. #define UV2H_EVENT_OCCURRED0_QP_AOERR1_SHFT 21
  250. #define UV2H_EVENT_OCCURRED0_RH_AOERR1_SHFT 22
  251. #define UV2H_EVENT_OCCURRED0_LH0_AOERR1_SHFT 23
  252. #define UV2H_EVENT_OCCURRED0_LH1_AOERR1_SHFT 24
  253. #define UV2H_EVENT_OCCURRED0_GR0_AOERR1_SHFT 25
  254. #define UV2H_EVENT_OCCURRED0_GR1_AOERR1_SHFT 26
  255. #define UV2H_EVENT_OCCURRED0_XB_AOERR1_SHFT 27
  256. #define UV2H_EVENT_OCCURRED0_RT_AOERR1_SHFT 28
  257. #define UV2H_EVENT_OCCURRED0_NI0_AOERR1_SHFT 29
  258. #define UV2H_EVENT_OCCURRED0_NI1_AOERR1_SHFT 30
  259. #define UV2H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 31
  260. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 32
  261. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 33
  262. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 34
  263. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 35
  264. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 36
  265. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 37
  266. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 38
  267. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 39
  268. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 40
  269. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 41
  270. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 42
  271. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 43
  272. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 44
  273. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 45
  274. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 46
  275. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 47
  276. #define UV2H_EVENT_OCCURRED0_L1_NMI_INT_SHFT 48
  277. #define UV2H_EVENT_OCCURRED0_STOP_CLOCK_SHFT 49
  278. #define UV2H_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 50
  279. #define UV2H_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 51
  280. #define UV2H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 52
  281. #define UV2H_EVENT_OCCURRED0_IPI_INT_SHFT 53
  282. #define UV2H_EVENT_OCCURRED0_EXTIO_INT0_SHFT 54
  283. #define UV2H_EVENT_OCCURRED0_EXTIO_INT1_SHFT 55
  284. #define UV2H_EVENT_OCCURRED0_EXTIO_INT2_SHFT 56
  285. #define UV2H_EVENT_OCCURRED0_EXTIO_INT3_SHFT 57
  286. #define UV2H_EVENT_OCCURRED0_PROFILE_INT_SHFT 58
  287. #define UV2H_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  288. #define UV2H_EVENT_OCCURRED0_QP_HCERR_MASK 0x0000000000000002UL
  289. #define UV2H_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000004UL
  290. #define UV2H_EVENT_OCCURRED0_LH0_HCERR_MASK 0x0000000000000008UL
  291. #define UV2H_EVENT_OCCURRED0_LH1_HCERR_MASK 0x0000000000000010UL
  292. #define UV2H_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000020UL
  293. #define UV2H_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000040UL
  294. #define UV2H_EVENT_OCCURRED0_NI0_HCERR_MASK 0x0000000000000080UL
  295. #define UV2H_EVENT_OCCURRED0_NI1_HCERR_MASK 0x0000000000000100UL
  296. #define UV2H_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000200UL
  297. #define UV2H_EVENT_OCCURRED0_QP_AOERR0_MASK 0x0000000000000400UL
  298. #define UV2H_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  299. #define UV2H_EVENT_OCCURRED0_LH0_AOERR0_MASK 0x0000000000001000UL
  300. #define UV2H_EVENT_OCCURRED0_LH1_AOERR0_MASK 0x0000000000002000UL
  301. #define UV2H_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000004000UL
  302. #define UV2H_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000008000UL
  303. #define UV2H_EVENT_OCCURRED0_XB_AOERR0_MASK 0x0000000000010000UL
  304. #define UV2H_EVENT_OCCURRED0_RT_AOERR0_MASK 0x0000000000020000UL
  305. #define UV2H_EVENT_OCCURRED0_NI0_AOERR0_MASK 0x0000000000040000UL
  306. #define UV2H_EVENT_OCCURRED0_NI1_AOERR0_MASK 0x0000000000080000UL
  307. #define UV2H_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000100000UL
  308. #define UV2H_EVENT_OCCURRED0_QP_AOERR1_MASK 0x0000000000200000UL
  309. #define UV2H_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000400000UL
  310. #define UV2H_EVENT_OCCURRED0_LH0_AOERR1_MASK 0x0000000000800000UL
  311. #define UV2H_EVENT_OCCURRED0_LH1_AOERR1_MASK 0x0000000001000000UL
  312. #define UV2H_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000002000000UL
  313. #define UV2H_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000004000000UL
  314. #define UV2H_EVENT_OCCURRED0_XB_AOERR1_MASK 0x0000000008000000UL
  315. #define UV2H_EVENT_OCCURRED0_RT_AOERR1_MASK 0x0000000010000000UL
  316. #define UV2H_EVENT_OCCURRED0_NI0_AOERR1_MASK 0x0000000020000000UL
  317. #define UV2H_EVENT_OCCURRED0_NI1_AOERR1_MASK 0x0000000040000000UL
  318. #define UV2H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000080000000UL
  319. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000100000000UL
  320. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000200000000UL
  321. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000400000000UL
  322. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000800000000UL
  323. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000001000000000UL
  324. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000002000000000UL
  325. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000004000000000UL
  326. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000008000000000UL
  327. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000010000000000UL
  328. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000020000000000UL
  329. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000040000000000UL
  330. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000080000000000UL
  331. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000100000000000UL
  332. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000200000000000UL
  333. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000400000000000UL
  334. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000800000000000UL
  335. #define UV2H_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0001000000000000UL
  336. #define UV2H_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0002000000000000UL
  337. #define UV2H_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0004000000000000UL
  338. #define UV2H_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0008000000000000UL
  339. #define UV2H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0010000000000000UL
  340. #define UV2H_EVENT_OCCURRED0_IPI_INT_MASK 0x0020000000000000UL
  341. #define UV2H_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0040000000000000UL
  342. #define UV2H_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0080000000000000UL
  343. #define UV2H_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0100000000000000UL
  344. #define UV2H_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0200000000000000UL
  345. #define UV2H_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0400000000000000UL
  346. union uvh_event_occurred0_u {
  347. unsigned long v;
  348. struct uv1h_event_occurred0_s {
  349. unsigned long lb_hcerr:1; /* RW, W1C */
  350. unsigned long gr0_hcerr:1; /* RW, W1C */
  351. unsigned long gr1_hcerr:1; /* RW, W1C */
  352. unsigned long lh_hcerr:1; /* RW, W1C */
  353. unsigned long rh_hcerr:1; /* RW, W1C */
  354. unsigned long xn_hcerr:1; /* RW, W1C */
  355. unsigned long si_hcerr:1; /* RW, W1C */
  356. unsigned long lb_aoerr0:1; /* RW, W1C */
  357. unsigned long gr0_aoerr0:1; /* RW, W1C */
  358. unsigned long gr1_aoerr0:1; /* RW, W1C */
  359. unsigned long lh_aoerr0:1; /* RW, W1C */
  360. unsigned long rh_aoerr0:1; /* RW, W1C */
  361. unsigned long xn_aoerr0:1; /* RW, W1C */
  362. unsigned long si_aoerr0:1; /* RW, W1C */
  363. unsigned long lb_aoerr1:1; /* RW, W1C */
  364. unsigned long gr0_aoerr1:1; /* RW, W1C */
  365. unsigned long gr1_aoerr1:1; /* RW, W1C */
  366. unsigned long lh_aoerr1:1; /* RW, W1C */
  367. unsigned long rh_aoerr1:1; /* RW, W1C */
  368. unsigned long xn_aoerr1:1; /* RW, W1C */
  369. unsigned long si_aoerr1:1; /* RW, W1C */
  370. unsigned long rh_vpi_int:1; /* RW, W1C */
  371. unsigned long system_shutdown_int:1; /* RW, W1C */
  372. unsigned long lb_irq_int_0:1; /* RW, W1C */
  373. unsigned long lb_irq_int_1:1; /* RW, W1C */
  374. unsigned long lb_irq_int_2:1; /* RW, W1C */
  375. unsigned long lb_irq_int_3:1; /* RW, W1C */
  376. unsigned long lb_irq_int_4:1; /* RW, W1C */
  377. unsigned long lb_irq_int_5:1; /* RW, W1C */
  378. unsigned long lb_irq_int_6:1; /* RW, W1C */
  379. unsigned long lb_irq_int_7:1; /* RW, W1C */
  380. unsigned long lb_irq_int_8:1; /* RW, W1C */
  381. unsigned long lb_irq_int_9:1; /* RW, W1C */
  382. unsigned long lb_irq_int_10:1; /* RW, W1C */
  383. unsigned long lb_irq_int_11:1; /* RW, W1C */
  384. unsigned long lb_irq_int_12:1; /* RW, W1C */
  385. unsigned long lb_irq_int_13:1; /* RW, W1C */
  386. unsigned long lb_irq_int_14:1; /* RW, W1C */
  387. unsigned long lb_irq_int_15:1; /* RW, W1C */
  388. unsigned long l1_nmi_int:1; /* RW, W1C */
  389. unsigned long stop_clock:1; /* RW, W1C */
  390. unsigned long asic_to_l1:1; /* RW, W1C */
  391. unsigned long l1_to_asic:1; /* RW, W1C */
  392. unsigned long ltc_int:1; /* RW, W1C */
  393. unsigned long la_seq_trigger:1; /* RW, W1C */
  394. unsigned long ipi_int:1; /* RW, W1C */
  395. unsigned long extio_int0:1; /* RW, W1C */
  396. unsigned long extio_int1:1; /* RW, W1C */
  397. unsigned long extio_int2:1; /* RW, W1C */
  398. unsigned long extio_int3:1; /* RW, W1C */
  399. unsigned long profile_int:1; /* RW, W1C */
  400. unsigned long rtc0:1; /* RW, W1C */
  401. unsigned long rtc1:1; /* RW, W1C */
  402. unsigned long rtc2:1; /* RW, W1C */
  403. unsigned long rtc3:1; /* RW, W1C */
  404. unsigned long bau_data:1; /* RW, W1C */
  405. unsigned long power_management_req:1; /* RW, W1C */
  406. unsigned long rsvd_57_63:7;
  407. } s1;
  408. struct uv2h_event_occurred0_s {
  409. unsigned long lb_hcerr:1; /* RW */
  410. unsigned long qp_hcerr:1; /* RW */
  411. unsigned long rh_hcerr:1; /* RW */
  412. unsigned long lh0_hcerr:1; /* RW */
  413. unsigned long lh1_hcerr:1; /* RW */
  414. unsigned long gr0_hcerr:1; /* RW */
  415. unsigned long gr1_hcerr:1; /* RW */
  416. unsigned long ni0_hcerr:1; /* RW */
  417. unsigned long ni1_hcerr:1; /* RW */
  418. unsigned long lb_aoerr0:1; /* RW */
  419. unsigned long qp_aoerr0:1; /* RW */
  420. unsigned long rh_aoerr0:1; /* RW */
  421. unsigned long lh0_aoerr0:1; /* RW */
  422. unsigned long lh1_aoerr0:1; /* RW */
  423. unsigned long gr0_aoerr0:1; /* RW */
  424. unsigned long gr1_aoerr0:1; /* RW */
  425. unsigned long xb_aoerr0:1; /* RW */
  426. unsigned long rt_aoerr0:1; /* RW */
  427. unsigned long ni0_aoerr0:1; /* RW */
  428. unsigned long ni1_aoerr0:1; /* RW */
  429. unsigned long lb_aoerr1:1; /* RW */
  430. unsigned long qp_aoerr1:1; /* RW */
  431. unsigned long rh_aoerr1:1; /* RW */
  432. unsigned long lh0_aoerr1:1; /* RW */
  433. unsigned long lh1_aoerr1:1; /* RW */
  434. unsigned long gr0_aoerr1:1; /* RW */
  435. unsigned long gr1_aoerr1:1; /* RW */
  436. unsigned long xb_aoerr1:1; /* RW */
  437. unsigned long rt_aoerr1:1; /* RW */
  438. unsigned long ni0_aoerr1:1; /* RW */
  439. unsigned long ni1_aoerr1:1; /* RW */
  440. unsigned long system_shutdown_int:1; /* RW */
  441. unsigned long lb_irq_int_0:1; /* RW */
  442. unsigned long lb_irq_int_1:1; /* RW */
  443. unsigned long lb_irq_int_2:1; /* RW */
  444. unsigned long lb_irq_int_3:1; /* RW */
  445. unsigned long lb_irq_int_4:1; /* RW */
  446. unsigned long lb_irq_int_5:1; /* RW */
  447. unsigned long lb_irq_int_6:1; /* RW */
  448. unsigned long lb_irq_int_7:1; /* RW */
  449. unsigned long lb_irq_int_8:1; /* RW */
  450. unsigned long lb_irq_int_9:1; /* RW */
  451. unsigned long lb_irq_int_10:1; /* RW */
  452. unsigned long lb_irq_int_11:1; /* RW */
  453. unsigned long lb_irq_int_12:1; /* RW */
  454. unsigned long lb_irq_int_13:1; /* RW */
  455. unsigned long lb_irq_int_14:1; /* RW */
  456. unsigned long lb_irq_int_15:1; /* RW */
  457. unsigned long l1_nmi_int:1; /* RW */
  458. unsigned long stop_clock:1; /* RW */
  459. unsigned long asic_to_l1:1; /* RW */
  460. unsigned long l1_to_asic:1; /* RW */
  461. unsigned long la_seq_trigger:1; /* RW */
  462. unsigned long ipi_int:1; /* RW */
  463. unsigned long extio_int0:1; /* RW */
  464. unsigned long extio_int1:1; /* RW */
  465. unsigned long extio_int2:1; /* RW */
  466. unsigned long extio_int3:1; /* RW */
  467. unsigned long profile_int:1; /* RW */
  468. unsigned long rsvd_59_63:5;
  469. } s2;
  470. };
  471. /* ========================================================================= */
  472. /* UVH_EVENT_OCCURRED0_ALIAS */
  473. /* ========================================================================= */
  474. #define UVH_EVENT_OCCURRED0_ALIAS 0x0000000000070008UL
  475. #define UVH_EVENT_OCCURRED0_ALIAS_32 0x5f0
  476. /* ========================================================================= */
  477. /* UVH_GR0_TLB_INT0_CONFIG */
  478. /* ========================================================================= */
  479. #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL
  480. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0
  481. #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8
  482. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  483. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12
  484. #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13
  485. #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15
  486. #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16
  487. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  488. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  489. #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  490. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  491. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  492. #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  493. #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  494. #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  495. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  496. union uvh_gr0_tlb_int0_config_u {
  497. unsigned long v;
  498. struct uvh_gr0_tlb_int0_config_s {
  499. unsigned long vector_:8; /* RW */
  500. unsigned long dm:3; /* RW */
  501. unsigned long destmode:1; /* RW */
  502. unsigned long status:1; /* RO */
  503. unsigned long p:1; /* RO */
  504. unsigned long rsvd_14:1;
  505. unsigned long t:1; /* RO */
  506. unsigned long m:1; /* RW */
  507. unsigned long rsvd_17_31:15;
  508. unsigned long apic_id:32; /* RW */
  509. } s;
  510. };
  511. /* ========================================================================= */
  512. /* UVH_GR0_TLB_INT1_CONFIG */
  513. /* ========================================================================= */
  514. #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL
  515. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0
  516. #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8
  517. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  518. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12
  519. #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13
  520. #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15
  521. #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16
  522. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  523. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  524. #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  525. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  526. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  527. #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  528. #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  529. #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  530. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  531. union uvh_gr0_tlb_int1_config_u {
  532. unsigned long v;
  533. struct uvh_gr0_tlb_int1_config_s {
  534. unsigned long vector_:8; /* RW */
  535. unsigned long dm:3; /* RW */
  536. unsigned long destmode:1; /* RW */
  537. unsigned long status:1; /* RO */
  538. unsigned long p:1; /* RO */
  539. unsigned long rsvd_14:1;
  540. unsigned long t:1; /* RO */
  541. unsigned long m:1; /* RW */
  542. unsigned long rsvd_17_31:15;
  543. unsigned long apic_id:32; /* RW */
  544. } s;
  545. };
  546. /* ========================================================================= */
  547. /* UVH_GR0_TLB_MMR_CONTROL */
  548. /* ========================================================================= */
  549. #define UV1H_GR0_TLB_MMR_CONTROL 0x401080UL
  550. #define UV2H_GR0_TLB_MMR_CONTROL 0xc01080UL
  551. #define UVH_GR0_TLB_MMR_CONTROL (is_uv1_hub() ? \
  552. UV1H_GR0_TLB_MMR_CONTROL : \
  553. UV2H_GR0_TLB_MMR_CONTROL)
  554. #define UVH_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  555. #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  556. #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  557. #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  558. #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  559. #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  560. #define UVH_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  561. #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  562. #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  563. #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  564. #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  565. #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  566. #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  567. #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  568. #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  569. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  570. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  571. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  572. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  573. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  574. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
  575. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
  576. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
  577. #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  578. #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  579. #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  580. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  581. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  582. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  583. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  584. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  585. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
  586. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
  587. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
  588. #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  589. #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  590. #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  591. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  592. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  593. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  594. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  595. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  596. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  597. #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  598. #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  599. #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  600. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  601. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  602. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  603. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  604. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  605. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  606. union uvh_gr0_tlb_mmr_control_u {
  607. unsigned long v;
  608. struct uvh_gr0_tlb_mmr_control_s {
  609. unsigned long index:12; /* RW */
  610. unsigned long mem_sel:2; /* RW */
  611. unsigned long rsvd_14_15:2;
  612. unsigned long auto_valid_en:1; /* RW */
  613. unsigned long rsvd_17_19:3;
  614. unsigned long mmr_hash_index_en:1; /* RW */
  615. unsigned long rsvd_21_29:9;
  616. unsigned long mmr_write:1; /* WP */
  617. unsigned long mmr_read:1; /* WP */
  618. unsigned long rsvd_32_63:32;
  619. } s;
  620. struct uv1h_gr0_tlb_mmr_control_s {
  621. unsigned long index:12; /* RW */
  622. unsigned long mem_sel:2; /* RW */
  623. unsigned long rsvd_14_15:2;
  624. unsigned long auto_valid_en:1; /* RW */
  625. unsigned long rsvd_17_19:3;
  626. unsigned long mmr_hash_index_en:1; /* RW */
  627. unsigned long rsvd_21_29:9;
  628. unsigned long mmr_write:1; /* WP */
  629. unsigned long mmr_read:1; /* WP */
  630. unsigned long rsvd_32_47:16;
  631. unsigned long mmr_inj_con:1; /* RW */
  632. unsigned long rsvd_49_51:3;
  633. unsigned long mmr_inj_tlbram:1; /* RW */
  634. unsigned long rsvd_53:1;
  635. unsigned long mmr_inj_tlbpgsize:1; /* RW */
  636. unsigned long rsvd_55:1;
  637. unsigned long mmr_inj_tlbrreg:1; /* RW */
  638. unsigned long rsvd_57_59:3;
  639. unsigned long mmr_inj_tlblruv:1; /* RW */
  640. unsigned long rsvd_61_63:3;
  641. } s1;
  642. struct uv2h_gr0_tlb_mmr_control_s {
  643. unsigned long index:12; /* RW */
  644. unsigned long mem_sel:2; /* RW */
  645. unsigned long rsvd_14_15:2;
  646. unsigned long auto_valid_en:1; /* RW */
  647. unsigned long rsvd_17_19:3;
  648. unsigned long mmr_hash_index_en:1; /* RW */
  649. unsigned long rsvd_21_29:9;
  650. unsigned long mmr_write:1; /* WP */
  651. unsigned long mmr_read:1; /* WP */
  652. unsigned long mmr_op_done:1; /* RW */
  653. unsigned long rsvd_33_47:15;
  654. unsigned long mmr_inj_con:1; /* RW */
  655. unsigned long rsvd_49_51:3;
  656. unsigned long mmr_inj_tlbram:1; /* RW */
  657. unsigned long rsvd_53_63:11;
  658. } s2;
  659. };
  660. /* ========================================================================= */
  661. /* UVH_GR0_TLB_MMR_READ_DATA_HI */
  662. /* ========================================================================= */
  663. #define UV1H_GR0_TLB_MMR_READ_DATA_HI 0x4010a0UL
  664. #define UV2H_GR0_TLB_MMR_READ_DATA_HI 0xc010a0UL
  665. #define UVH_GR0_TLB_MMR_READ_DATA_HI (is_uv1_hub() ? \
  666. UV1H_GR0_TLB_MMR_READ_DATA_HI : \
  667. UV2H_GR0_TLB_MMR_READ_DATA_HI)
  668. #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  669. #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  670. #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  671. #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  672. #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  673. #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  674. #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  675. #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  676. union uvh_gr0_tlb_mmr_read_data_hi_u {
  677. unsigned long v;
  678. struct uvh_gr0_tlb_mmr_read_data_hi_s {
  679. unsigned long pfn:41; /* RO */
  680. unsigned long gaa:2; /* RO */
  681. unsigned long dirty:1; /* RO */
  682. unsigned long larger:1; /* RO */
  683. unsigned long rsvd_45_63:19;
  684. } s;
  685. };
  686. /* ========================================================================= */
  687. /* UVH_GR0_TLB_MMR_READ_DATA_LO */
  688. /* ========================================================================= */
  689. #define UV1H_GR0_TLB_MMR_READ_DATA_LO 0x4010a8UL
  690. #define UV2H_GR0_TLB_MMR_READ_DATA_LO 0xc010a8UL
  691. #define UVH_GR0_TLB_MMR_READ_DATA_LO (is_uv1_hub() ? \
  692. UV1H_GR0_TLB_MMR_READ_DATA_LO : \
  693. UV2H_GR0_TLB_MMR_READ_DATA_LO)
  694. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  695. #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  696. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  697. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  698. #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  699. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  700. union uvh_gr0_tlb_mmr_read_data_lo_u {
  701. unsigned long v;
  702. struct uvh_gr0_tlb_mmr_read_data_lo_s {
  703. unsigned long vpn:39; /* RO */
  704. unsigned long asid:24; /* RO */
  705. unsigned long valid:1; /* RO */
  706. } s;
  707. };
  708. /* ========================================================================= */
  709. /* UVH_GR1_TLB_INT0_CONFIG */
  710. /* ========================================================================= */
  711. #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL
  712. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0
  713. #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8
  714. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  715. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12
  716. #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13
  717. #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15
  718. #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16
  719. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  720. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  721. #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  722. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  723. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  724. #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  725. #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  726. #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  727. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  728. union uvh_gr1_tlb_int0_config_u {
  729. unsigned long v;
  730. struct uvh_gr1_tlb_int0_config_s {
  731. unsigned long vector_:8; /* RW */
  732. unsigned long dm:3; /* RW */
  733. unsigned long destmode:1; /* RW */
  734. unsigned long status:1; /* RO */
  735. unsigned long p:1; /* RO */
  736. unsigned long rsvd_14:1;
  737. unsigned long t:1; /* RO */
  738. unsigned long m:1; /* RW */
  739. unsigned long rsvd_17_31:15;
  740. unsigned long apic_id:32; /* RW */
  741. } s;
  742. };
  743. /* ========================================================================= */
  744. /* UVH_GR1_TLB_INT1_CONFIG */
  745. /* ========================================================================= */
  746. #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL
  747. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0
  748. #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8
  749. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  750. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12
  751. #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13
  752. #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15
  753. #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16
  754. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  755. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  756. #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  757. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  758. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  759. #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  760. #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  761. #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  762. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  763. union uvh_gr1_tlb_int1_config_u {
  764. unsigned long v;
  765. struct uvh_gr1_tlb_int1_config_s {
  766. unsigned long vector_:8; /* RW */
  767. unsigned long dm:3; /* RW */
  768. unsigned long destmode:1; /* RW */
  769. unsigned long status:1; /* RO */
  770. unsigned long p:1; /* RO */
  771. unsigned long rsvd_14:1;
  772. unsigned long t:1; /* RO */
  773. unsigned long m:1; /* RW */
  774. unsigned long rsvd_17_31:15;
  775. unsigned long apic_id:32; /* RW */
  776. } s;
  777. };
  778. /* ========================================================================= */
  779. /* UVH_GR1_TLB_MMR_CONTROL */
  780. /* ========================================================================= */
  781. #define UV1H_GR1_TLB_MMR_CONTROL 0x801080UL
  782. #define UV2H_GR1_TLB_MMR_CONTROL 0x1001080UL
  783. #define UVH_GR1_TLB_MMR_CONTROL (is_uv1_hub() ? \
  784. UV1H_GR1_TLB_MMR_CONTROL : \
  785. UV2H_GR1_TLB_MMR_CONTROL)
  786. #define UVH_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  787. #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  788. #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  789. #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  790. #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  791. #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  792. #define UVH_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  793. #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  794. #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  795. #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  796. #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  797. #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  798. #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  799. #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  800. #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  801. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  802. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  803. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  804. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  805. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  806. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
  807. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
  808. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
  809. #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  810. #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  811. #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  812. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  813. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  814. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  815. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  816. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  817. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
  818. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
  819. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
  820. #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  821. #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  822. #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  823. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  824. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  825. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  826. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  827. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  828. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  829. #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  830. #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  831. #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  832. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  833. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  834. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  835. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  836. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  837. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  838. union uvh_gr1_tlb_mmr_control_u {
  839. unsigned long v;
  840. struct uvh_gr1_tlb_mmr_control_s {
  841. unsigned long index:12; /* RW */
  842. unsigned long mem_sel:2; /* RW */
  843. unsigned long rsvd_14_15:2;
  844. unsigned long auto_valid_en:1; /* RW */
  845. unsigned long rsvd_17_19:3;
  846. unsigned long mmr_hash_index_en:1; /* RW */
  847. unsigned long rsvd_21_29:9;
  848. unsigned long mmr_write:1; /* WP */
  849. unsigned long mmr_read:1; /* WP */
  850. unsigned long rsvd_32_63:32;
  851. } s;
  852. struct uv1h_gr1_tlb_mmr_control_s {
  853. unsigned long index:12; /* RW */
  854. unsigned long mem_sel:2; /* RW */
  855. unsigned long rsvd_14_15:2;
  856. unsigned long auto_valid_en:1; /* RW */
  857. unsigned long rsvd_17_19:3;
  858. unsigned long mmr_hash_index_en:1; /* RW */
  859. unsigned long rsvd_21_29:9;
  860. unsigned long mmr_write:1; /* WP */
  861. unsigned long mmr_read:1; /* WP */
  862. unsigned long rsvd_32_47:16;
  863. unsigned long mmr_inj_con:1; /* RW */
  864. unsigned long rsvd_49_51:3;
  865. unsigned long mmr_inj_tlbram:1; /* RW */
  866. unsigned long rsvd_53:1;
  867. unsigned long mmr_inj_tlbpgsize:1; /* RW */
  868. unsigned long rsvd_55:1;
  869. unsigned long mmr_inj_tlbrreg:1; /* RW */
  870. unsigned long rsvd_57_59:3;
  871. unsigned long mmr_inj_tlblruv:1; /* RW */
  872. unsigned long rsvd_61_63:3;
  873. } s1;
  874. struct uv2h_gr1_tlb_mmr_control_s {
  875. unsigned long index:12; /* RW */
  876. unsigned long mem_sel:2; /* RW */
  877. unsigned long rsvd_14_15:2;
  878. unsigned long auto_valid_en:1; /* RW */
  879. unsigned long rsvd_17_19:3;
  880. unsigned long mmr_hash_index_en:1; /* RW */
  881. unsigned long rsvd_21_29:9;
  882. unsigned long mmr_write:1; /* WP */
  883. unsigned long mmr_read:1; /* WP */
  884. unsigned long mmr_op_done:1; /* RW */
  885. unsigned long rsvd_33_47:15;
  886. unsigned long mmr_inj_con:1; /* RW */
  887. unsigned long rsvd_49_51:3;
  888. unsigned long mmr_inj_tlbram:1; /* RW */
  889. unsigned long rsvd_53_63:11;
  890. } s2;
  891. };
  892. /* ========================================================================= */
  893. /* UVH_GR1_TLB_MMR_READ_DATA_HI */
  894. /* ========================================================================= */
  895. #define UV1H_GR1_TLB_MMR_READ_DATA_HI 0x8010a0UL
  896. #define UV2H_GR1_TLB_MMR_READ_DATA_HI 0x10010a0UL
  897. #define UVH_GR1_TLB_MMR_READ_DATA_HI (is_uv1_hub() ? \
  898. UV1H_GR1_TLB_MMR_READ_DATA_HI : \
  899. UV2H_GR1_TLB_MMR_READ_DATA_HI)
  900. #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  901. #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  902. #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  903. #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  904. #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  905. #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  906. #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  907. #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  908. union uvh_gr1_tlb_mmr_read_data_hi_u {
  909. unsigned long v;
  910. struct uvh_gr1_tlb_mmr_read_data_hi_s {
  911. unsigned long pfn:41; /* RO */
  912. unsigned long gaa:2; /* RO */
  913. unsigned long dirty:1; /* RO */
  914. unsigned long larger:1; /* RO */
  915. unsigned long rsvd_45_63:19;
  916. } s;
  917. };
  918. /* ========================================================================= */
  919. /* UVH_GR1_TLB_MMR_READ_DATA_LO */
  920. /* ========================================================================= */
  921. #define UV1H_GR1_TLB_MMR_READ_DATA_LO 0x8010a8UL
  922. #define UV2H_GR1_TLB_MMR_READ_DATA_LO 0x10010a8UL
  923. #define UVH_GR1_TLB_MMR_READ_DATA_LO (is_uv1_hub() ? \
  924. UV1H_GR1_TLB_MMR_READ_DATA_LO : \
  925. UV2H_GR1_TLB_MMR_READ_DATA_LO)
  926. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  927. #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  928. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  929. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  930. #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  931. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  932. union uvh_gr1_tlb_mmr_read_data_lo_u {
  933. unsigned long v;
  934. struct uvh_gr1_tlb_mmr_read_data_lo_s {
  935. unsigned long vpn:39; /* RO */
  936. unsigned long asid:24; /* RO */
  937. unsigned long valid:1; /* RO */
  938. } s;
  939. };
  940. /* ========================================================================= */
  941. /* UVH_INT_CMPB */
  942. /* ========================================================================= */
  943. #define UVH_INT_CMPB 0x22080UL
  944. #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0
  945. #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL
  946. union uvh_int_cmpb_u {
  947. unsigned long v;
  948. struct uvh_int_cmpb_s {
  949. unsigned long real_time_cmpb:56; /* RW */
  950. unsigned long rsvd_56_63:8;
  951. } s;
  952. };
  953. /* ========================================================================= */
  954. /* UVH_INT_CMPC */
  955. /* ========================================================================= */
  956. #define UVH_INT_CMPC 0x22100UL
  957. #define UVH_INT_CMPC_REAL_TIME_CMPC_SHFT 0
  958. #define UVH_INT_CMPC_REAL_TIME_CMPC_MASK 0xffffffffffffffUL
  959. union uvh_int_cmpc_u {
  960. unsigned long v;
  961. struct uvh_int_cmpc_s {
  962. unsigned long real_time_cmpc:56; /* RW */
  963. unsigned long rsvd_56_63:8;
  964. } s;
  965. };
  966. /* ========================================================================= */
  967. /* UVH_INT_CMPD */
  968. /* ========================================================================= */
  969. #define UVH_INT_CMPD 0x22180UL
  970. #define UVH_INT_CMPD_REAL_TIME_CMPD_SHFT 0
  971. #define UVH_INT_CMPD_REAL_TIME_CMPD_MASK 0xffffffffffffffUL
  972. union uvh_int_cmpd_u {
  973. unsigned long v;
  974. struct uvh_int_cmpd_s {
  975. unsigned long real_time_cmpd:56; /* RW */
  976. unsigned long rsvd_56_63:8;
  977. } s;
  978. };
  979. /* ========================================================================= */
  980. /* UVH_IPI_INT */
  981. /* ========================================================================= */
  982. #define UVH_IPI_INT 0x60500UL
  983. #define UVH_IPI_INT_32 0x348
  984. #define UVH_IPI_INT_VECTOR_SHFT 0
  985. #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8
  986. #define UVH_IPI_INT_DESTMODE_SHFT 11
  987. #define UVH_IPI_INT_APIC_ID_SHFT 16
  988. #define UVH_IPI_INT_SEND_SHFT 63
  989. #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL
  990. #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL
  991. #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL
  992. #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL
  993. #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL
  994. union uvh_ipi_int_u {
  995. unsigned long v;
  996. struct uvh_ipi_int_s {
  997. unsigned long vector_:8; /* RW */
  998. unsigned long delivery_mode:3; /* RW */
  999. unsigned long destmode:1; /* RW */
  1000. unsigned long rsvd_12_15:4;
  1001. unsigned long apic_id:32; /* RW */
  1002. unsigned long rsvd_48_62:15;
  1003. unsigned long send:1; /* WP */
  1004. } s;
  1005. };
  1006. /* ========================================================================= */
  1007. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST */
  1008. /* ========================================================================= */
  1009. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL
  1010. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x9c0
  1011. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4
  1012. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49
  1013. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL
  1014. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL
  1015. union uvh_lb_bau_intd_payload_queue_first_u {
  1016. unsigned long v;
  1017. struct uvh_lb_bau_intd_payload_queue_first_s {
  1018. unsigned long rsvd_0_3:4;
  1019. unsigned long address:39; /* RW */
  1020. unsigned long rsvd_43_48:6;
  1021. unsigned long node_id:14; /* RW */
  1022. unsigned long rsvd_63:1;
  1023. } s;
  1024. };
  1025. /* ========================================================================= */
  1026. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST */
  1027. /* ========================================================================= */
  1028. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL
  1029. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x9c8
  1030. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4
  1031. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL
  1032. union uvh_lb_bau_intd_payload_queue_last_u {
  1033. unsigned long v;
  1034. struct uvh_lb_bau_intd_payload_queue_last_s {
  1035. unsigned long rsvd_0_3:4;
  1036. unsigned long address:39; /* RW */
  1037. unsigned long rsvd_43_63:21;
  1038. } s;
  1039. };
  1040. /* ========================================================================= */
  1041. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL */
  1042. /* ========================================================================= */
  1043. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL
  1044. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x9d0
  1045. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4
  1046. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL
  1047. union uvh_lb_bau_intd_payload_queue_tail_u {
  1048. unsigned long v;
  1049. struct uvh_lb_bau_intd_payload_queue_tail_s {
  1050. unsigned long rsvd_0_3:4;
  1051. unsigned long address:39; /* RW */
  1052. unsigned long rsvd_43_63:21;
  1053. } s;
  1054. };
  1055. /* ========================================================================= */
  1056. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE */
  1057. /* ========================================================================= */
  1058. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL
  1059. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0xa68
  1060. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0
  1061. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1
  1062. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2
  1063. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3
  1064. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4
  1065. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5
  1066. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6
  1067. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7
  1068. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8
  1069. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9
  1070. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10
  1071. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11
  1072. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12
  1073. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13
  1074. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14
  1075. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15
  1076. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL
  1077. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL
  1078. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL
  1079. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL
  1080. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL
  1081. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL
  1082. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL
  1083. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL
  1084. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL
  1085. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL
  1086. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL
  1087. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL
  1088. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL
  1089. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL
  1090. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL
  1091. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL
  1092. union uvh_lb_bau_intd_software_acknowledge_u {
  1093. unsigned long v;
  1094. struct uvh_lb_bau_intd_software_acknowledge_s {
  1095. unsigned long pending_0:1; /* RW, W1C */
  1096. unsigned long pending_1:1; /* RW, W1C */
  1097. unsigned long pending_2:1; /* RW, W1C */
  1098. unsigned long pending_3:1; /* RW, W1C */
  1099. unsigned long pending_4:1; /* RW, W1C */
  1100. unsigned long pending_5:1; /* RW, W1C */
  1101. unsigned long pending_6:1; /* RW, W1C */
  1102. unsigned long pending_7:1; /* RW, W1C */
  1103. unsigned long timeout_0:1; /* RW, W1C */
  1104. unsigned long timeout_1:1; /* RW, W1C */
  1105. unsigned long timeout_2:1; /* RW, W1C */
  1106. unsigned long timeout_3:1; /* RW, W1C */
  1107. unsigned long timeout_4:1; /* RW, W1C */
  1108. unsigned long timeout_5:1; /* RW, W1C */
  1109. unsigned long timeout_6:1; /* RW, W1C */
  1110. unsigned long timeout_7:1; /* RW, W1C */
  1111. unsigned long rsvd_16_63:48;
  1112. } s;
  1113. };
  1114. /* ========================================================================= */
  1115. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS */
  1116. /* ========================================================================= */
  1117. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x0000000000320088UL
  1118. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0xa70
  1119. /* ========================================================================= */
  1120. /* UVH_LB_BAU_MISC_CONTROL */
  1121. /* ========================================================================= */
  1122. #define UVH_LB_BAU_MISC_CONTROL 0x320170UL
  1123. #define UVH_LB_BAU_MISC_CONTROL_32 0xa10
  1124. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1125. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1126. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1127. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1128. #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1129. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1130. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1131. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1132. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1133. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1134. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1135. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1136. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1137. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1138. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1139. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1140. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1141. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1142. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1143. #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1144. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1145. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1146. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1147. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1148. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1149. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1150. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1151. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1152. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1153. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1154. #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1155. #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1156. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1157. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1158. #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1159. #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1160. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1161. #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1162. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1163. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1164. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1165. #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1166. #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1167. #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1168. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1169. #define UV1H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1170. #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1171. #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1172. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1173. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1174. #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1175. #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1176. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1177. #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1178. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1179. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1180. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1181. #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1182. #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1183. #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1184. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1185. #define UV1H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1186. #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1187. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1188. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1189. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1190. #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1191. #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1192. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1193. #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1194. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1195. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1196. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1197. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1198. #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1199. #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1200. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1201. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_SHFT 29
  1202. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_SHFT 30
  1203. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_SHFT 31
  1204. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_SHFT 32
  1205. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_SHFT 33
  1206. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_SHFT 34
  1207. #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_SHFT 35
  1208. #define UV2H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1209. #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1210. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1211. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1212. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1213. #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1214. #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1215. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1216. #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1217. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1218. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1219. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1220. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1221. #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1222. #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1223. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1224. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_MASK 0x0000000020000000UL
  1225. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_MASK 0x0000000040000000UL
  1226. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_MASK 0x0000000080000000UL
  1227. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_MASK 0x0000000100000000UL
  1228. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_MASK 0x0000000200000000UL
  1229. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_MASK 0x0000000400000000UL
  1230. #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_MASK 0x0000000800000000UL
  1231. #define UV2H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1232. union uvh_lb_bau_misc_control_u {
  1233. unsigned long v;
  1234. struct uvh_lb_bau_misc_control_s {
  1235. unsigned long rejection_delay:8; /* RW */
  1236. unsigned long apic_mode:1; /* RW */
  1237. unsigned long force_broadcast:1; /* RW */
  1238. unsigned long force_lock_nop:1; /* RW */
  1239. unsigned long qpi_agent_presence_vector:3; /* RW */
  1240. unsigned long descriptor_fetch_mode:1; /* RW */
  1241. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1242. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1243. unsigned long enable_dual_mapping_mode:1; /* RW */
  1244. unsigned long vga_io_port_decode_enable:1; /* RW */
  1245. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1246. unsigned long suppress_dest_registration:1; /* RW */
  1247. unsigned long programmed_initial_priority:3; /* RW */
  1248. unsigned long use_incoming_priority:1; /* RW */
  1249. unsigned long enable_programmed_initial_priority:1;/* RW */
  1250. unsigned long rsvd_29_63:35;
  1251. } s;
  1252. struct uv1h_lb_bau_misc_control_s {
  1253. unsigned long rejection_delay:8; /* RW */
  1254. unsigned long apic_mode:1; /* RW */
  1255. unsigned long force_broadcast:1; /* RW */
  1256. unsigned long force_lock_nop:1; /* RW */
  1257. unsigned long qpi_agent_presence_vector:3; /* RW */
  1258. unsigned long descriptor_fetch_mode:1; /* RW */
  1259. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1260. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1261. unsigned long enable_dual_mapping_mode:1; /* RW */
  1262. unsigned long vga_io_port_decode_enable:1; /* RW */
  1263. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1264. unsigned long suppress_dest_registration:1; /* RW */
  1265. unsigned long programmed_initial_priority:3; /* RW */
  1266. unsigned long use_incoming_priority:1; /* RW */
  1267. unsigned long enable_programmed_initial_priority:1;/* RW */
  1268. unsigned long rsvd_29_47:19;
  1269. unsigned long fun:16; /* RW */
  1270. } s1;
  1271. struct uv2h_lb_bau_misc_control_s {
  1272. unsigned long rejection_delay:8; /* RW */
  1273. unsigned long apic_mode:1; /* RW */
  1274. unsigned long force_broadcast:1; /* RW */
  1275. unsigned long force_lock_nop:1; /* RW */
  1276. unsigned long qpi_agent_presence_vector:3; /* RW */
  1277. unsigned long descriptor_fetch_mode:1; /* RW */
  1278. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1279. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1280. unsigned long enable_dual_mapping_mode:1; /* RW */
  1281. unsigned long vga_io_port_decode_enable:1; /* RW */
  1282. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1283. unsigned long suppress_dest_registration:1; /* RW */
  1284. unsigned long programmed_initial_priority:3; /* RW */
  1285. unsigned long use_incoming_priority:1; /* RW */
  1286. unsigned long enable_programmed_initial_priority:1;/* RW */
  1287. unsigned long enable_automatic_apic_mode_selection:1;/* RW */
  1288. unsigned long apic_mode_status:1; /* RO */
  1289. unsigned long suppress_interrupts_to_self:1; /* RW */
  1290. unsigned long enable_lock_based_system_flush:1;/* RW */
  1291. unsigned long enable_extended_sb_status:1; /* RW */
  1292. unsigned long suppress_int_prio_udt_to_self:1;/* RW */
  1293. unsigned long use_legacy_descriptor_formats:1;/* RW */
  1294. unsigned long rsvd_36_47:12;
  1295. unsigned long fun:16; /* RW */
  1296. } s2;
  1297. };
  1298. /* ========================================================================= */
  1299. /* UVH_LB_BAU_SB_ACTIVATION_CONTROL */
  1300. /* ========================================================================= */
  1301. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL
  1302. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x9a8
  1303. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0
  1304. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62
  1305. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63
  1306. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL
  1307. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL
  1308. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL
  1309. union uvh_lb_bau_sb_activation_control_u {
  1310. unsigned long v;
  1311. struct uvh_lb_bau_sb_activation_control_s {
  1312. unsigned long index:6; /* RW */
  1313. unsigned long rsvd_6_61:56;
  1314. unsigned long push:1; /* WP */
  1315. unsigned long init:1; /* WP */
  1316. } s;
  1317. };
  1318. /* ========================================================================= */
  1319. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_0 */
  1320. /* ========================================================================= */
  1321. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL
  1322. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x9b0
  1323. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0
  1324. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL
  1325. union uvh_lb_bau_sb_activation_status_0_u {
  1326. unsigned long v;
  1327. struct uvh_lb_bau_sb_activation_status_0_s {
  1328. unsigned long status:64; /* RW */
  1329. } s;
  1330. };
  1331. /* ========================================================================= */
  1332. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_1 */
  1333. /* ========================================================================= */
  1334. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL
  1335. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x9b8
  1336. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0
  1337. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL
  1338. union uvh_lb_bau_sb_activation_status_1_u {
  1339. unsigned long v;
  1340. struct uvh_lb_bau_sb_activation_status_1_s {
  1341. unsigned long status:64; /* RW */
  1342. } s;
  1343. };
  1344. /* ========================================================================= */
  1345. /* UVH_LB_BAU_SB_DESCRIPTOR_BASE */
  1346. /* ========================================================================= */
  1347. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL
  1348. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x9a0
  1349. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12
  1350. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49
  1351. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL
  1352. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL
  1353. union uvh_lb_bau_sb_descriptor_base_u {
  1354. unsigned long v;
  1355. struct uvh_lb_bau_sb_descriptor_base_s {
  1356. unsigned long rsvd_0_11:12;
  1357. unsigned long page_address:31; /* RW */
  1358. unsigned long rsvd_43_48:6;
  1359. unsigned long node_id:14; /* RW */
  1360. unsigned long rsvd_63:1;
  1361. } s;
  1362. };
  1363. /* ========================================================================= */
  1364. /* UVH_NODE_ID */
  1365. /* ========================================================================= */
  1366. #define UVH_NODE_ID 0x0UL
  1367. #define UVH_NODE_ID_FORCE1_SHFT 0
  1368. #define UVH_NODE_ID_MANUFACTURER_SHFT 1
  1369. #define UVH_NODE_ID_PART_NUMBER_SHFT 12
  1370. #define UVH_NODE_ID_REVISION_SHFT 28
  1371. #define UVH_NODE_ID_NODE_ID_SHFT 32
  1372. #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1373. #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1374. #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1375. #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1376. #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1377. #define UV1H_NODE_ID_FORCE1_SHFT 0
  1378. #define UV1H_NODE_ID_MANUFACTURER_SHFT 1
  1379. #define UV1H_NODE_ID_PART_NUMBER_SHFT 12
  1380. #define UV1H_NODE_ID_REVISION_SHFT 28
  1381. #define UV1H_NODE_ID_NODE_ID_SHFT 32
  1382. #define UV1H_NODE_ID_NODES_PER_BIT_SHFT 48
  1383. #define UV1H_NODE_ID_NI_PORT_SHFT 56
  1384. #define UV1H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1385. #define UV1H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1386. #define UV1H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1387. #define UV1H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1388. #define UV1H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1389. #define UV1H_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL
  1390. #define UV1H_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL
  1391. #define UV2H_NODE_ID_FORCE1_SHFT 0
  1392. #define UV2H_NODE_ID_MANUFACTURER_SHFT 1
  1393. #define UV2H_NODE_ID_PART_NUMBER_SHFT 12
  1394. #define UV2H_NODE_ID_REVISION_SHFT 28
  1395. #define UV2H_NODE_ID_NODE_ID_SHFT 32
  1396. #define UV2H_NODE_ID_NODES_PER_BIT_SHFT 50
  1397. #define UV2H_NODE_ID_NI_PORT_SHFT 57
  1398. #define UV2H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1399. #define UV2H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1400. #define UV2H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1401. #define UV2H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1402. #define UV2H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1403. #define UV2H_NODE_ID_NODES_PER_BIT_MASK 0x01fc000000000000UL
  1404. #define UV2H_NODE_ID_NI_PORT_MASK 0x3e00000000000000UL
  1405. union uvh_node_id_u {
  1406. unsigned long v;
  1407. struct uvh_node_id_s {
  1408. unsigned long force1:1; /* RO */
  1409. unsigned long manufacturer:11; /* RO */
  1410. unsigned long part_number:16; /* RO */
  1411. unsigned long revision:4; /* RO */
  1412. unsigned long node_id:15; /* RW */
  1413. unsigned long rsvd_47_63:17;
  1414. } s;
  1415. struct uv1h_node_id_s {
  1416. unsigned long force1:1; /* RO */
  1417. unsigned long manufacturer:11; /* RO */
  1418. unsigned long part_number:16; /* RO */
  1419. unsigned long revision:4; /* RO */
  1420. unsigned long node_id:15; /* RW */
  1421. unsigned long rsvd_47:1;
  1422. unsigned long nodes_per_bit:7; /* RW */
  1423. unsigned long rsvd_55:1;
  1424. unsigned long ni_port:4; /* RO */
  1425. unsigned long rsvd_60_63:4;
  1426. } s1;
  1427. struct uv2h_node_id_s {
  1428. unsigned long force1:1; /* RO */
  1429. unsigned long manufacturer:11; /* RO */
  1430. unsigned long part_number:16; /* RO */
  1431. unsigned long revision:4; /* RO */
  1432. unsigned long node_id:15; /* RW */
  1433. unsigned long rsvd_47_49:3;
  1434. unsigned long nodes_per_bit:7; /* RO */
  1435. unsigned long ni_port:5; /* RO */
  1436. unsigned long rsvd_62_63:2;
  1437. } s2;
  1438. };
  1439. /* ========================================================================= */
  1440. /* UVH_NODE_PRESENT_TABLE */
  1441. /* ========================================================================= */
  1442. #define UVH_NODE_PRESENT_TABLE 0x1400UL
  1443. #define UVH_NODE_PRESENT_TABLE_DEPTH 16
  1444. #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0
  1445. #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL
  1446. union uvh_node_present_table_u {
  1447. unsigned long v;
  1448. struct uvh_node_present_table_s {
  1449. unsigned long nodes:64; /* RW */
  1450. } s;
  1451. };
  1452. /* ========================================================================= */
  1453. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR */
  1454. /* ========================================================================= */
  1455. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR 0x16000c8UL
  1456. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_SHFT 24
  1457. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_SHFT 48
  1458. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_SHFT 63
  1459. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_MASK 0x00000000ff000000UL
  1460. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_MASK 0x001f000000000000UL
  1461. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_MASK 0x8000000000000000UL
  1462. union uvh_rh_gam_alias210_overlay_config_0_mmr_u {
  1463. unsigned long v;
  1464. struct uvh_rh_gam_alias210_overlay_config_0_mmr_s {
  1465. unsigned long rsvd_0_23:24;
  1466. unsigned long base:8; /* RW */
  1467. unsigned long rsvd_32_47:16;
  1468. unsigned long m_alias:5; /* RW */
  1469. unsigned long rsvd_53_62:10;
  1470. unsigned long enable:1; /* RW */
  1471. } s;
  1472. };
  1473. /* ========================================================================= */
  1474. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR */
  1475. /* ========================================================================= */
  1476. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR 0x16000d8UL
  1477. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_SHFT 24
  1478. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_SHFT 48
  1479. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_SHFT 63
  1480. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_MASK 0x00000000ff000000UL
  1481. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_MASK 0x001f000000000000UL
  1482. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_MASK 0x8000000000000000UL
  1483. union uvh_rh_gam_alias210_overlay_config_1_mmr_u {
  1484. unsigned long v;
  1485. struct uvh_rh_gam_alias210_overlay_config_1_mmr_s {
  1486. unsigned long rsvd_0_23:24;
  1487. unsigned long base:8; /* RW */
  1488. unsigned long rsvd_32_47:16;
  1489. unsigned long m_alias:5; /* RW */
  1490. unsigned long rsvd_53_62:10;
  1491. unsigned long enable:1; /* RW */
  1492. } s;
  1493. };
  1494. /* ========================================================================= */
  1495. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR */
  1496. /* ========================================================================= */
  1497. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR 0x16000e8UL
  1498. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_SHFT 24
  1499. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_SHFT 48
  1500. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_SHFT 63
  1501. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_MASK 0x00000000ff000000UL
  1502. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_MASK 0x001f000000000000UL
  1503. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_MASK 0x8000000000000000UL
  1504. union uvh_rh_gam_alias210_overlay_config_2_mmr_u {
  1505. unsigned long v;
  1506. struct uvh_rh_gam_alias210_overlay_config_2_mmr_s {
  1507. unsigned long rsvd_0_23:24;
  1508. unsigned long base:8; /* RW */
  1509. unsigned long rsvd_32_47:16;
  1510. unsigned long m_alias:5; /* RW */
  1511. unsigned long rsvd_53_62:10;
  1512. unsigned long enable:1; /* RW */
  1513. } s;
  1514. };
  1515. /* ========================================================================= */
  1516. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR */
  1517. /* ========================================================================= */
  1518. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL
  1519. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24
  1520. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1521. union uvh_rh_gam_alias210_redirect_config_0_mmr_u {
  1522. unsigned long v;
  1523. struct uvh_rh_gam_alias210_redirect_config_0_mmr_s {
  1524. unsigned long rsvd_0_23:24;
  1525. unsigned long dest_base:22; /* RW */
  1526. unsigned long rsvd_46_63:18;
  1527. } s;
  1528. };
  1529. /* ========================================================================= */
  1530. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR */
  1531. /* ========================================================================= */
  1532. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL
  1533. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24
  1534. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1535. union uvh_rh_gam_alias210_redirect_config_1_mmr_u {
  1536. unsigned long v;
  1537. struct uvh_rh_gam_alias210_redirect_config_1_mmr_s {
  1538. unsigned long rsvd_0_23:24;
  1539. unsigned long dest_base:22; /* RW */
  1540. unsigned long rsvd_46_63:18;
  1541. } s;
  1542. };
  1543. /* ========================================================================= */
  1544. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR */
  1545. /* ========================================================================= */
  1546. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL
  1547. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24
  1548. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1549. union uvh_rh_gam_alias210_redirect_config_2_mmr_u {
  1550. unsigned long v;
  1551. struct uvh_rh_gam_alias210_redirect_config_2_mmr_s {
  1552. unsigned long rsvd_0_23:24;
  1553. unsigned long dest_base:22; /* RW */
  1554. unsigned long rsvd_46_63:18;
  1555. } s;
  1556. };
  1557. /* ========================================================================= */
  1558. /* UVH_RH_GAM_CONFIG_MMR */
  1559. /* ========================================================================= */
  1560. #define UVH_RH_GAM_CONFIG_MMR 0x1600000UL
  1561. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  1562. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  1563. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  1564. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  1565. #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  1566. #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  1567. #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_SHFT 12
  1568. #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  1569. #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  1570. #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_MASK 0x0000000000001000UL
  1571. #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  1572. #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  1573. #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  1574. #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  1575. union uvh_rh_gam_config_mmr_u {
  1576. unsigned long v;
  1577. struct uvh_rh_gam_config_mmr_s {
  1578. unsigned long m_skt:6; /* RW */
  1579. unsigned long n_skt:4; /* RW */
  1580. unsigned long rsvd_10_63:54;
  1581. } s;
  1582. struct uv1h_rh_gam_config_mmr_s {
  1583. unsigned long m_skt:6; /* RW */
  1584. unsigned long n_skt:4; /* RW */
  1585. unsigned long rsvd_10_11:2;
  1586. unsigned long mmiol_cfg:1; /* RW */
  1587. unsigned long rsvd_13_63:51;
  1588. } s1;
  1589. struct uv2h_rh_gam_config_mmr_s {
  1590. unsigned long m_skt:6; /* RW */
  1591. unsigned long n_skt:4; /* RW */
  1592. unsigned long rsvd_10_63:54;
  1593. } s2;
  1594. };
  1595. /* ========================================================================= */
  1596. /* UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR */
  1597. /* ========================================================================= */
  1598. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  1599. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  1600. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  1601. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  1602. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48
  1603. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  1604. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1605. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  1606. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL
  1607. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  1608. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1609. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  1610. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  1611. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1612. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  1613. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  1614. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1615. union uvh_rh_gam_gru_overlay_config_mmr_u {
  1616. unsigned long v;
  1617. struct uvh_rh_gam_gru_overlay_config_mmr_s {
  1618. unsigned long rsvd_0_27:28;
  1619. unsigned long base:18; /* RW */
  1620. unsigned long rsvd_46_62:17;
  1621. unsigned long enable:1; /* RW */
  1622. } s;
  1623. struct uv1h_rh_gam_gru_overlay_config_mmr_s {
  1624. unsigned long rsvd_0_27:28;
  1625. unsigned long base:18; /* RW */
  1626. unsigned long rsvd_46_47:2;
  1627. unsigned long gr4:1; /* RW */
  1628. unsigned long rsvd_49_51:3;
  1629. unsigned long n_gru:4; /* RW */
  1630. unsigned long rsvd_56_62:7;
  1631. unsigned long enable:1; /* RW */
  1632. } s1;
  1633. struct uv2h_rh_gam_gru_overlay_config_mmr_s {
  1634. unsigned long rsvd_0_27:28;
  1635. unsigned long base:18; /* RW */
  1636. unsigned long rsvd_46_51:6;
  1637. unsigned long n_gru:4; /* RW */
  1638. unsigned long rsvd_56_62:7;
  1639. unsigned long enable:1; /* RW */
  1640. } s2;
  1641. };
  1642. /* ========================================================================= */
  1643. /* UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR */
  1644. /* ========================================================================= */
  1645. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
  1646. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30
  1647. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  1648. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  1649. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1650. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL
  1651. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  1652. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  1653. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1654. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 27
  1655. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  1656. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  1657. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1658. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff8000000UL
  1659. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  1660. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  1661. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1662. union uvh_rh_gam_mmioh_overlay_config_mmr_u {
  1663. unsigned long v;
  1664. struct uv1h_rh_gam_mmioh_overlay_config_mmr_s {
  1665. unsigned long rsvd_0_29:30;
  1666. unsigned long base:16; /* RW */
  1667. unsigned long m_io:6; /* RW */
  1668. unsigned long n_io:4; /* RW */
  1669. unsigned long rsvd_56_62:7;
  1670. unsigned long enable:1; /* RW */
  1671. } s1;
  1672. struct uv2h_rh_gam_mmioh_overlay_config_mmr_s {
  1673. unsigned long rsvd_0_26:27;
  1674. unsigned long base:19; /* RW */
  1675. unsigned long m_io:6; /* RW */
  1676. unsigned long n_io:4; /* RW */
  1677. unsigned long rsvd_56_62:7;
  1678. unsigned long enable:1; /* RW */
  1679. } s2;
  1680. };
  1681. /* ========================================================================= */
  1682. /* UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR */
  1683. /* ========================================================================= */
  1684. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  1685. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1686. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1687. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1688. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46
  1689. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1690. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1691. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL
  1692. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1693. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1694. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1695. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1696. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1697. union uvh_rh_gam_mmr_overlay_config_mmr_u {
  1698. unsigned long v;
  1699. struct uvh_rh_gam_mmr_overlay_config_mmr_s {
  1700. unsigned long rsvd_0_25:26;
  1701. unsigned long base:20; /* RW */
  1702. unsigned long rsvd_46_62:17;
  1703. unsigned long enable:1; /* RW */
  1704. } s;
  1705. struct uv1h_rh_gam_mmr_overlay_config_mmr_s {
  1706. unsigned long rsvd_0_25:26;
  1707. unsigned long base:20; /* RW */
  1708. unsigned long dual_hub:1; /* RW */
  1709. unsigned long rsvd_47_62:16;
  1710. unsigned long enable:1; /* RW */
  1711. } s1;
  1712. struct uv2h_rh_gam_mmr_overlay_config_mmr_s {
  1713. unsigned long rsvd_0_25:26;
  1714. unsigned long base:20; /* RW */
  1715. unsigned long rsvd_46_62:17;
  1716. unsigned long enable:1; /* RW */
  1717. } s2;
  1718. };
  1719. /* ========================================================================= */
  1720. /* UVH_RTC */
  1721. /* ========================================================================= */
  1722. #define UVH_RTC 0x340000UL
  1723. #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0
  1724. #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL
  1725. union uvh_rtc_u {
  1726. unsigned long v;
  1727. struct uvh_rtc_s {
  1728. unsigned long real_time_clock:56; /* RW */
  1729. unsigned long rsvd_56_63:8;
  1730. } s;
  1731. };
  1732. /* ========================================================================= */
  1733. /* UVH_RTC1_INT_CONFIG */
  1734. /* ========================================================================= */
  1735. #define UVH_RTC1_INT_CONFIG 0x615c0UL
  1736. #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0
  1737. #define UVH_RTC1_INT_CONFIG_DM_SHFT 8
  1738. #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11
  1739. #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12
  1740. #define UVH_RTC1_INT_CONFIG_P_SHFT 13
  1741. #define UVH_RTC1_INT_CONFIG_T_SHFT 15
  1742. #define UVH_RTC1_INT_CONFIG_M_SHFT 16
  1743. #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32
  1744. #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  1745. #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL
  1746. #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  1747. #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  1748. #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL
  1749. #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL
  1750. #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL
  1751. #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  1752. union uvh_rtc1_int_config_u {
  1753. unsigned long v;
  1754. struct uvh_rtc1_int_config_s {
  1755. unsigned long vector_:8; /* RW */
  1756. unsigned long dm:3; /* RW */
  1757. unsigned long destmode:1; /* RW */
  1758. unsigned long status:1; /* RO */
  1759. unsigned long p:1; /* RO */
  1760. unsigned long rsvd_14:1;
  1761. unsigned long t:1; /* RO */
  1762. unsigned long m:1; /* RW */
  1763. unsigned long rsvd_17_31:15;
  1764. unsigned long apic_id:32; /* RW */
  1765. } s;
  1766. };
  1767. /* ========================================================================= */
  1768. /* UVH_SCRATCH5 */
  1769. /* ========================================================================= */
  1770. #define UVH_SCRATCH5 0x2d0200UL
  1771. #define UVH_SCRATCH5_32 0x778
  1772. #define UVH_SCRATCH5_SCRATCH5_SHFT 0
  1773. #define UVH_SCRATCH5_SCRATCH5_MASK 0xffffffffffffffffUL
  1774. union uvh_scratch5_u {
  1775. unsigned long v;
  1776. struct uvh_scratch5_s {
  1777. unsigned long scratch5:64; /* RW, W1CS */
  1778. } s;
  1779. };
  1780. /* ========================================================================= */
  1781. /* UV2H_EVENT_OCCURRED2 */
  1782. /* ========================================================================= */
  1783. #define UV2H_EVENT_OCCURRED2 0x70100UL
  1784. #define UV2H_EVENT_OCCURRED2_32 0xb68
  1785. #define UV2H_EVENT_OCCURRED2_RTC_0_SHFT 0
  1786. #define UV2H_EVENT_OCCURRED2_RTC_1_SHFT 1
  1787. #define UV2H_EVENT_OCCURRED2_RTC_2_SHFT 2
  1788. #define UV2H_EVENT_OCCURRED2_RTC_3_SHFT 3
  1789. #define UV2H_EVENT_OCCURRED2_RTC_4_SHFT 4
  1790. #define UV2H_EVENT_OCCURRED2_RTC_5_SHFT 5
  1791. #define UV2H_EVENT_OCCURRED2_RTC_6_SHFT 6
  1792. #define UV2H_EVENT_OCCURRED2_RTC_7_SHFT 7
  1793. #define UV2H_EVENT_OCCURRED2_RTC_8_SHFT 8
  1794. #define UV2H_EVENT_OCCURRED2_RTC_9_SHFT 9
  1795. #define UV2H_EVENT_OCCURRED2_RTC_10_SHFT 10
  1796. #define UV2H_EVENT_OCCURRED2_RTC_11_SHFT 11
  1797. #define UV2H_EVENT_OCCURRED2_RTC_12_SHFT 12
  1798. #define UV2H_EVENT_OCCURRED2_RTC_13_SHFT 13
  1799. #define UV2H_EVENT_OCCURRED2_RTC_14_SHFT 14
  1800. #define UV2H_EVENT_OCCURRED2_RTC_15_SHFT 15
  1801. #define UV2H_EVENT_OCCURRED2_RTC_16_SHFT 16
  1802. #define UV2H_EVENT_OCCURRED2_RTC_17_SHFT 17
  1803. #define UV2H_EVENT_OCCURRED2_RTC_18_SHFT 18
  1804. #define UV2H_EVENT_OCCURRED2_RTC_19_SHFT 19
  1805. #define UV2H_EVENT_OCCURRED2_RTC_20_SHFT 20
  1806. #define UV2H_EVENT_OCCURRED2_RTC_21_SHFT 21
  1807. #define UV2H_EVENT_OCCURRED2_RTC_22_SHFT 22
  1808. #define UV2H_EVENT_OCCURRED2_RTC_23_SHFT 23
  1809. #define UV2H_EVENT_OCCURRED2_RTC_24_SHFT 24
  1810. #define UV2H_EVENT_OCCURRED2_RTC_25_SHFT 25
  1811. #define UV2H_EVENT_OCCURRED2_RTC_26_SHFT 26
  1812. #define UV2H_EVENT_OCCURRED2_RTC_27_SHFT 27
  1813. #define UV2H_EVENT_OCCURRED2_RTC_28_SHFT 28
  1814. #define UV2H_EVENT_OCCURRED2_RTC_29_SHFT 29
  1815. #define UV2H_EVENT_OCCURRED2_RTC_30_SHFT 30
  1816. #define UV2H_EVENT_OCCURRED2_RTC_31_SHFT 31
  1817. #define UV2H_EVENT_OCCURRED2_RTC_0_MASK 0x0000000000000001UL
  1818. #define UV2H_EVENT_OCCURRED2_RTC_1_MASK 0x0000000000000002UL
  1819. #define UV2H_EVENT_OCCURRED2_RTC_2_MASK 0x0000000000000004UL
  1820. #define UV2H_EVENT_OCCURRED2_RTC_3_MASK 0x0000000000000008UL
  1821. #define UV2H_EVENT_OCCURRED2_RTC_4_MASK 0x0000000000000010UL
  1822. #define UV2H_EVENT_OCCURRED2_RTC_5_MASK 0x0000000000000020UL
  1823. #define UV2H_EVENT_OCCURRED2_RTC_6_MASK 0x0000000000000040UL
  1824. #define UV2H_EVENT_OCCURRED2_RTC_7_MASK 0x0000000000000080UL
  1825. #define UV2H_EVENT_OCCURRED2_RTC_8_MASK 0x0000000000000100UL
  1826. #define UV2H_EVENT_OCCURRED2_RTC_9_MASK 0x0000000000000200UL
  1827. #define UV2H_EVENT_OCCURRED2_RTC_10_MASK 0x0000000000000400UL
  1828. #define UV2H_EVENT_OCCURRED2_RTC_11_MASK 0x0000000000000800UL
  1829. #define UV2H_EVENT_OCCURRED2_RTC_12_MASK 0x0000000000001000UL
  1830. #define UV2H_EVENT_OCCURRED2_RTC_13_MASK 0x0000000000002000UL
  1831. #define UV2H_EVENT_OCCURRED2_RTC_14_MASK 0x0000000000004000UL
  1832. #define UV2H_EVENT_OCCURRED2_RTC_15_MASK 0x0000000000008000UL
  1833. #define UV2H_EVENT_OCCURRED2_RTC_16_MASK 0x0000000000010000UL
  1834. #define UV2H_EVENT_OCCURRED2_RTC_17_MASK 0x0000000000020000UL
  1835. #define UV2H_EVENT_OCCURRED2_RTC_18_MASK 0x0000000000040000UL
  1836. #define UV2H_EVENT_OCCURRED2_RTC_19_MASK 0x0000000000080000UL
  1837. #define UV2H_EVENT_OCCURRED2_RTC_20_MASK 0x0000000000100000UL
  1838. #define UV2H_EVENT_OCCURRED2_RTC_21_MASK 0x0000000000200000UL
  1839. #define UV2H_EVENT_OCCURRED2_RTC_22_MASK 0x0000000000400000UL
  1840. #define UV2H_EVENT_OCCURRED2_RTC_23_MASK 0x0000000000800000UL
  1841. #define UV2H_EVENT_OCCURRED2_RTC_24_MASK 0x0000000001000000UL
  1842. #define UV2H_EVENT_OCCURRED2_RTC_25_MASK 0x0000000002000000UL
  1843. #define UV2H_EVENT_OCCURRED2_RTC_26_MASK 0x0000000004000000UL
  1844. #define UV2H_EVENT_OCCURRED2_RTC_27_MASK 0x0000000008000000UL
  1845. #define UV2H_EVENT_OCCURRED2_RTC_28_MASK 0x0000000010000000UL
  1846. #define UV2H_EVENT_OCCURRED2_RTC_29_MASK 0x0000000020000000UL
  1847. #define UV2H_EVENT_OCCURRED2_RTC_30_MASK 0x0000000040000000UL
  1848. #define UV2H_EVENT_OCCURRED2_RTC_31_MASK 0x0000000080000000UL
  1849. union uv2h_event_occurred2_u {
  1850. unsigned long v;
  1851. struct uv2h_event_occurred2_s {
  1852. unsigned long rtc_0:1; /* RW */
  1853. unsigned long rtc_1:1; /* RW */
  1854. unsigned long rtc_2:1; /* RW */
  1855. unsigned long rtc_3:1; /* RW */
  1856. unsigned long rtc_4:1; /* RW */
  1857. unsigned long rtc_5:1; /* RW */
  1858. unsigned long rtc_6:1; /* RW */
  1859. unsigned long rtc_7:1; /* RW */
  1860. unsigned long rtc_8:1; /* RW */
  1861. unsigned long rtc_9:1; /* RW */
  1862. unsigned long rtc_10:1; /* RW */
  1863. unsigned long rtc_11:1; /* RW */
  1864. unsigned long rtc_12:1; /* RW */
  1865. unsigned long rtc_13:1; /* RW */
  1866. unsigned long rtc_14:1; /* RW */
  1867. unsigned long rtc_15:1; /* RW */
  1868. unsigned long rtc_16:1; /* RW */
  1869. unsigned long rtc_17:1; /* RW */
  1870. unsigned long rtc_18:1; /* RW */
  1871. unsigned long rtc_19:1; /* RW */
  1872. unsigned long rtc_20:1; /* RW */
  1873. unsigned long rtc_21:1; /* RW */
  1874. unsigned long rtc_22:1; /* RW */
  1875. unsigned long rtc_23:1; /* RW */
  1876. unsigned long rtc_24:1; /* RW */
  1877. unsigned long rtc_25:1; /* RW */
  1878. unsigned long rtc_26:1; /* RW */
  1879. unsigned long rtc_27:1; /* RW */
  1880. unsigned long rtc_28:1; /* RW */
  1881. unsigned long rtc_29:1; /* RW */
  1882. unsigned long rtc_30:1; /* RW */
  1883. unsigned long rtc_31:1; /* RW */
  1884. unsigned long rsvd_32_63:32;
  1885. } s1;
  1886. };
  1887. /* ========================================================================= */
  1888. /* UV2H_EVENT_OCCURRED2_ALIAS */
  1889. /* ========================================================================= */
  1890. #define UV2H_EVENT_OCCURRED2_ALIAS 0x70108UL
  1891. #define UV2H_EVENT_OCCURRED2_ALIAS_32 0xb70
  1892. /* ========================================================================= */
  1893. /* UV2H_LB_BAU_SB_ACTIVATION_STATUS_2 */
  1894. /* ========================================================================= */
  1895. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2 0x320130UL
  1896. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_32 0x9f0
  1897. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_SHFT 0
  1898. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_MASK 0xffffffffffffffffUL
  1899. union uv2h_lb_bau_sb_activation_status_2_u {
  1900. unsigned long v;
  1901. struct uv2h_lb_bau_sb_activation_status_2_s {
  1902. unsigned long aux_error:64; /* RW */
  1903. } s1;
  1904. };
  1905. /* ========================================================================= */
  1906. /* UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK */
  1907. /* ========================================================================= */
  1908. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK 0x320130UL
  1909. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_32 0x9f0
  1910. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_SHFT 0
  1911. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_MASK 0x00000000ffffffffUL
  1912. union uv1h_lb_target_physical_apic_id_mask_u {
  1913. unsigned long v;
  1914. struct uv1h_lb_target_physical_apic_id_mask_s {
  1915. unsigned long bit_enables:32; /* RW */
  1916. unsigned long rsvd_32_63:32;
  1917. } s1;
  1918. };
  1919. #endif /* _ASM_X86_UV_UV_MMRS_H */