12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078 |
- /*
- * This file is subject to the terms and conditions of the GNU General Public
- * License. See the file "COPYING" in the main directory of this archive
- * for more details.
- *
- * SGI UV MMR definitions
- *
- * Copyright (C) 2007-2011 Silicon Graphics, Inc. All rights reserved.
- */
- #ifndef _ASM_X86_UV_UV_MMRS_H
- #define _ASM_X86_UV_UV_MMRS_H
- /*
- * This file contains MMR definitions for both UV1 & UV2 hubs.
- *
- * In general, MMR addresses and structures are identical on both hubs.
- * These MMRs are identified as:
- * #define UVH_xxx <address>
- * union uvh_xxx {
- * unsigned long v;
- * struct uvh_int_cmpd_s {
- * } s;
- * };
- *
- * If the MMR exists on both hub type but has different addresses or
- * contents, the MMR definition is similar to:
- * #define UV1H_xxx <uv1 address>
- * #define UV2H_xxx <uv2address>
- * #define UVH_xxx (is_uv1_hub() ? UV1H_xxx : UV2H_xxx)
- * union uvh_xxx {
- * unsigned long v;
- * struct uv1h_int_cmpd_s { (Common fields only)
- * } s;
- * struct uv1h_int_cmpd_s { (Full UV1 definition)
- * } s1;
- * struct uv2h_int_cmpd_s { (Full UV2 definition)
- * } s2;
- * };
- *
- * Only essential difference are enumerated. For example, if the address is
- * the same for both UV1 & UV2, only a single #define is generated. Likewise,
- * if the contents is the same for both hubs, only the "s" structure is
- * generated.
- *
- * If the MMR exists on ONLY 1 type of hub, no generic definition is
- * generated:
- * #define UVnH_xxx <uvn address>
- * union uvnh_xxx {
- * unsigned long v;
- * struct uvh_int_cmpd_s {
- * } sn;
- * };
- */
- #define UV_MMR_ENABLE (1UL << 63)
- #define UV1_HUB_PART_NUMBER 0x88a5
- #define UV2_HUB_PART_NUMBER 0x8eb8
- #define UV2_HUB_PART_NUMBER_X 0x1111
- /* Compat: if this #define is present, UV headers support UV2 */
- #define UV2_HUB_IS_SUPPORTED 1
- /* ========================================================================= */
- /* UVH_BAU_DATA_BROADCAST */
- /* ========================================================================= */
- #define UVH_BAU_DATA_BROADCAST 0x61688UL
- #define UVH_BAU_DATA_BROADCAST_32 0x440
- #define UVH_BAU_DATA_BROADCAST_ENABLE_SHFT 0
- #define UVH_BAU_DATA_BROADCAST_ENABLE_MASK 0x0000000000000001UL
- union uvh_bau_data_broadcast_u {
- unsigned long v;
- struct uvh_bau_data_broadcast_s {
- unsigned long enable:1; /* RW */
- unsigned long rsvd_1_63:63;
- } s;
- };
- /* ========================================================================= */
- /* UVH_BAU_DATA_CONFIG */
- /* ========================================================================= */
- #define UVH_BAU_DATA_CONFIG 0x61680UL
- #define UVH_BAU_DATA_CONFIG_32 0x438
- #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0
- #define UVH_BAU_DATA_CONFIG_DM_SHFT 8
- #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11
- #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12
- #define UVH_BAU_DATA_CONFIG_P_SHFT 13
- #define UVH_BAU_DATA_CONFIG_T_SHFT 15
- #define UVH_BAU_DATA_CONFIG_M_SHFT 16
- #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32
- #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL
- #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL
- #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL
- #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL
- #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL
- #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL
- #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL
- #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
- union uvh_bau_data_config_u {
- unsigned long v;
- struct uvh_bau_data_config_s {
- unsigned long vector_:8; /* RW */
- unsigned long dm:3; /* RW */
- unsigned long destmode:1; /* RW */
- unsigned long status:1; /* RO */
- unsigned long p:1; /* RO */
- unsigned long rsvd_14:1;
- unsigned long t:1; /* RO */
- unsigned long m:1; /* RW */
- unsigned long rsvd_17_31:15;
- unsigned long apic_id:32; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_EVENT_OCCURRED0 */
- /* ========================================================================= */
- #define UVH_EVENT_OCCURRED0 0x70000UL
- #define UVH_EVENT_OCCURRED0_32 0x5e8
- #define UV1H_EVENT_OCCURRED0_LB_HCERR_SHFT 0
- #define UV1H_EVENT_OCCURRED0_GR0_HCERR_SHFT 1
- #define UV1H_EVENT_OCCURRED0_GR1_HCERR_SHFT 2
- #define UV1H_EVENT_OCCURRED0_LH_HCERR_SHFT 3
- #define UV1H_EVENT_OCCURRED0_RH_HCERR_SHFT 4
- #define UV1H_EVENT_OCCURRED0_XN_HCERR_SHFT 5
- #define UV1H_EVENT_OCCURRED0_SI_HCERR_SHFT 6
- #define UV1H_EVENT_OCCURRED0_LB_AOERR0_SHFT 7
- #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8
- #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9
- #define UV1H_EVENT_OCCURRED0_LH_AOERR0_SHFT 10
- #define UV1H_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
- #define UV1H_EVENT_OCCURRED0_XN_AOERR0_SHFT 12
- #define UV1H_EVENT_OCCURRED0_SI_AOERR0_SHFT 13
- #define UV1H_EVENT_OCCURRED0_LB_AOERR1_SHFT 14
- #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15
- #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16
- #define UV1H_EVENT_OCCURRED0_LH_AOERR1_SHFT 17
- #define UV1H_EVENT_OCCURRED0_RH_AOERR1_SHFT 18
- #define UV1H_EVENT_OCCURRED0_XN_AOERR1_SHFT 19
- #define UV1H_EVENT_OCCURRED0_SI_AOERR1_SHFT 20
- #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21
- #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38
- #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39
- #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40
- #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41
- #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42
- #define UV1H_EVENT_OCCURRED0_LTC_INT_SHFT 43
- #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44
- #define UV1H_EVENT_OCCURRED0_IPI_INT_SHFT 45
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49
- #define UV1H_EVENT_OCCURRED0_PROFILE_INT_SHFT 50
- #define UV1H_EVENT_OCCURRED0_RTC0_SHFT 51
- #define UV1H_EVENT_OCCURRED0_RTC1_SHFT 52
- #define UV1H_EVENT_OCCURRED0_RTC2_SHFT 53
- #define UV1H_EVENT_OCCURRED0_RTC3_SHFT 54
- #define UV1H_EVENT_OCCURRED0_BAU_DATA_SHFT 55
- #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56
- #define UV1H_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
- #define UV1H_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL
- #define UV1H_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL
- #define UV1H_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL
- #define UV1H_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL
- #define UV1H_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL
- #define UV1H_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL
- #define UV1H_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL
- #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL
- #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL
- #define UV1H_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL
- #define UV1H_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
- #define UV1H_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL
- #define UV1H_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL
- #define UV1H_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL
- #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL
- #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL
- #define UV1H_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL
- #define UV1H_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL
- #define UV1H_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL
- #define UV1H_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL
- #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL
- #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL
- #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL
- #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL
- #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL
- #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL
- #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL
- #define UV1H_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL
- #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
- #define UV1H_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL
- #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL
- #define UV1H_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL
- #define UV1H_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL
- #define UV1H_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL
- #define UV1H_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL
- #define UV1H_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL
- #define UV1H_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL
- #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_HCERR_SHFT 0
- #define UV2H_EVENT_OCCURRED0_QP_HCERR_SHFT 1
- #define UV2H_EVENT_OCCURRED0_RH_HCERR_SHFT 2
- #define UV2H_EVENT_OCCURRED0_LH0_HCERR_SHFT 3
- #define UV2H_EVENT_OCCURRED0_LH1_HCERR_SHFT 4
- #define UV2H_EVENT_OCCURRED0_GR0_HCERR_SHFT 5
- #define UV2H_EVENT_OCCURRED0_GR1_HCERR_SHFT 6
- #define UV2H_EVENT_OCCURRED0_NI0_HCERR_SHFT 7
- #define UV2H_EVENT_OCCURRED0_NI1_HCERR_SHFT 8
- #define UV2H_EVENT_OCCURRED0_LB_AOERR0_SHFT 9
- #define UV2H_EVENT_OCCURRED0_QP_AOERR0_SHFT 10
- #define UV2H_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
- #define UV2H_EVENT_OCCURRED0_LH0_AOERR0_SHFT 12
- #define UV2H_EVENT_OCCURRED0_LH1_AOERR0_SHFT 13
- #define UV2H_EVENT_OCCURRED0_GR0_AOERR0_SHFT 14
- #define UV2H_EVENT_OCCURRED0_GR1_AOERR0_SHFT 15
- #define UV2H_EVENT_OCCURRED0_XB_AOERR0_SHFT 16
- #define UV2H_EVENT_OCCURRED0_RT_AOERR0_SHFT 17
- #define UV2H_EVENT_OCCURRED0_NI0_AOERR0_SHFT 18
- #define UV2H_EVENT_OCCURRED0_NI1_AOERR0_SHFT 19
- #define UV2H_EVENT_OCCURRED0_LB_AOERR1_SHFT 20
- #define UV2H_EVENT_OCCURRED0_QP_AOERR1_SHFT 21
- #define UV2H_EVENT_OCCURRED0_RH_AOERR1_SHFT 22
- #define UV2H_EVENT_OCCURRED0_LH0_AOERR1_SHFT 23
- #define UV2H_EVENT_OCCURRED0_LH1_AOERR1_SHFT 24
- #define UV2H_EVENT_OCCURRED0_GR0_AOERR1_SHFT 25
- #define UV2H_EVENT_OCCURRED0_GR1_AOERR1_SHFT 26
- #define UV2H_EVENT_OCCURRED0_XB_AOERR1_SHFT 27
- #define UV2H_EVENT_OCCURRED0_RT_AOERR1_SHFT 28
- #define UV2H_EVENT_OCCURRED0_NI0_AOERR1_SHFT 29
- #define UV2H_EVENT_OCCURRED0_NI1_AOERR1_SHFT 30
- #define UV2H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 31
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 32
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 33
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 34
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 35
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 36
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 37
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 38
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 39
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 40
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 41
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 42
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 43
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 44
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 45
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 46
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 47
- #define UV2H_EVENT_OCCURRED0_L1_NMI_INT_SHFT 48
- #define UV2H_EVENT_OCCURRED0_STOP_CLOCK_SHFT 49
- #define UV2H_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 50
- #define UV2H_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 51
- #define UV2H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 52
- #define UV2H_EVENT_OCCURRED0_IPI_INT_SHFT 53
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT0_SHFT 54
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT1_SHFT 55
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT2_SHFT 56
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT3_SHFT 57
- #define UV2H_EVENT_OCCURRED0_PROFILE_INT_SHFT 58
- #define UV2H_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
- #define UV2H_EVENT_OCCURRED0_QP_HCERR_MASK 0x0000000000000002UL
- #define UV2H_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000004UL
- #define UV2H_EVENT_OCCURRED0_LH0_HCERR_MASK 0x0000000000000008UL
- #define UV2H_EVENT_OCCURRED0_LH1_HCERR_MASK 0x0000000000000010UL
- #define UV2H_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000020UL
- #define UV2H_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000040UL
- #define UV2H_EVENT_OCCURRED0_NI0_HCERR_MASK 0x0000000000000080UL
- #define UV2H_EVENT_OCCURRED0_NI1_HCERR_MASK 0x0000000000000100UL
- #define UV2H_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000200UL
- #define UV2H_EVENT_OCCURRED0_QP_AOERR0_MASK 0x0000000000000400UL
- #define UV2H_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
- #define UV2H_EVENT_OCCURRED0_LH0_AOERR0_MASK 0x0000000000001000UL
- #define UV2H_EVENT_OCCURRED0_LH1_AOERR0_MASK 0x0000000000002000UL
- #define UV2H_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000004000UL
- #define UV2H_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000008000UL
- #define UV2H_EVENT_OCCURRED0_XB_AOERR0_MASK 0x0000000000010000UL
- #define UV2H_EVENT_OCCURRED0_RT_AOERR0_MASK 0x0000000000020000UL
- #define UV2H_EVENT_OCCURRED0_NI0_AOERR0_MASK 0x0000000000040000UL
- #define UV2H_EVENT_OCCURRED0_NI1_AOERR0_MASK 0x0000000000080000UL
- #define UV2H_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000100000UL
- #define UV2H_EVENT_OCCURRED0_QP_AOERR1_MASK 0x0000000000200000UL
- #define UV2H_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000400000UL
- #define UV2H_EVENT_OCCURRED0_LH0_AOERR1_MASK 0x0000000000800000UL
- #define UV2H_EVENT_OCCURRED0_LH1_AOERR1_MASK 0x0000000001000000UL
- #define UV2H_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000002000000UL
- #define UV2H_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000004000000UL
- #define UV2H_EVENT_OCCURRED0_XB_AOERR1_MASK 0x0000000008000000UL
- #define UV2H_EVENT_OCCURRED0_RT_AOERR1_MASK 0x0000000010000000UL
- #define UV2H_EVENT_OCCURRED0_NI0_AOERR1_MASK 0x0000000020000000UL
- #define UV2H_EVENT_OCCURRED0_NI1_AOERR1_MASK 0x0000000040000000UL
- #define UV2H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000080000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000100000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000200000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000400000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000800000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000001000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000002000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000004000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000008000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000010000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000020000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000040000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000080000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000100000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000200000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000400000000000UL
- #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000800000000000UL
- #define UV2H_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0001000000000000UL
- #define UV2H_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0002000000000000UL
- #define UV2H_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0004000000000000UL
- #define UV2H_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0008000000000000UL
- #define UV2H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0010000000000000UL
- #define UV2H_EVENT_OCCURRED0_IPI_INT_MASK 0x0020000000000000UL
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0040000000000000UL
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0080000000000000UL
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0100000000000000UL
- #define UV2H_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0200000000000000UL
- #define UV2H_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0400000000000000UL
- union uvh_event_occurred0_u {
- unsigned long v;
- struct uv1h_event_occurred0_s {
- unsigned long lb_hcerr:1; /* RW, W1C */
- unsigned long gr0_hcerr:1; /* RW, W1C */
- unsigned long gr1_hcerr:1; /* RW, W1C */
- unsigned long lh_hcerr:1; /* RW, W1C */
- unsigned long rh_hcerr:1; /* RW, W1C */
- unsigned long xn_hcerr:1; /* RW, W1C */
- unsigned long si_hcerr:1; /* RW, W1C */
- unsigned long lb_aoerr0:1; /* RW, W1C */
- unsigned long gr0_aoerr0:1; /* RW, W1C */
- unsigned long gr1_aoerr0:1; /* RW, W1C */
- unsigned long lh_aoerr0:1; /* RW, W1C */
- unsigned long rh_aoerr0:1; /* RW, W1C */
- unsigned long xn_aoerr0:1; /* RW, W1C */
- unsigned long si_aoerr0:1; /* RW, W1C */
- unsigned long lb_aoerr1:1; /* RW, W1C */
- unsigned long gr0_aoerr1:1; /* RW, W1C */
- unsigned long gr1_aoerr1:1; /* RW, W1C */
- unsigned long lh_aoerr1:1; /* RW, W1C */
- unsigned long rh_aoerr1:1; /* RW, W1C */
- unsigned long xn_aoerr1:1; /* RW, W1C */
- unsigned long si_aoerr1:1; /* RW, W1C */
- unsigned long rh_vpi_int:1; /* RW, W1C */
- unsigned long system_shutdown_int:1; /* RW, W1C */
- unsigned long lb_irq_int_0:1; /* RW, W1C */
- unsigned long lb_irq_int_1:1; /* RW, W1C */
- unsigned long lb_irq_int_2:1; /* RW, W1C */
- unsigned long lb_irq_int_3:1; /* RW, W1C */
- unsigned long lb_irq_int_4:1; /* RW, W1C */
- unsigned long lb_irq_int_5:1; /* RW, W1C */
- unsigned long lb_irq_int_6:1; /* RW, W1C */
- unsigned long lb_irq_int_7:1; /* RW, W1C */
- unsigned long lb_irq_int_8:1; /* RW, W1C */
- unsigned long lb_irq_int_9:1; /* RW, W1C */
- unsigned long lb_irq_int_10:1; /* RW, W1C */
- unsigned long lb_irq_int_11:1; /* RW, W1C */
- unsigned long lb_irq_int_12:1; /* RW, W1C */
- unsigned long lb_irq_int_13:1; /* RW, W1C */
- unsigned long lb_irq_int_14:1; /* RW, W1C */
- unsigned long lb_irq_int_15:1; /* RW, W1C */
- unsigned long l1_nmi_int:1; /* RW, W1C */
- unsigned long stop_clock:1; /* RW, W1C */
- unsigned long asic_to_l1:1; /* RW, W1C */
- unsigned long l1_to_asic:1; /* RW, W1C */
- unsigned long ltc_int:1; /* RW, W1C */
- unsigned long la_seq_trigger:1; /* RW, W1C */
- unsigned long ipi_int:1; /* RW, W1C */
- unsigned long extio_int0:1; /* RW, W1C */
- unsigned long extio_int1:1; /* RW, W1C */
- unsigned long extio_int2:1; /* RW, W1C */
- unsigned long extio_int3:1; /* RW, W1C */
- unsigned long profile_int:1; /* RW, W1C */
- unsigned long rtc0:1; /* RW, W1C */
- unsigned long rtc1:1; /* RW, W1C */
- unsigned long rtc2:1; /* RW, W1C */
- unsigned long rtc3:1; /* RW, W1C */
- unsigned long bau_data:1; /* RW, W1C */
- unsigned long power_management_req:1; /* RW, W1C */
- unsigned long rsvd_57_63:7;
- } s1;
- struct uv2h_event_occurred0_s {
- unsigned long lb_hcerr:1; /* RW */
- unsigned long qp_hcerr:1; /* RW */
- unsigned long rh_hcerr:1; /* RW */
- unsigned long lh0_hcerr:1; /* RW */
- unsigned long lh1_hcerr:1; /* RW */
- unsigned long gr0_hcerr:1; /* RW */
- unsigned long gr1_hcerr:1; /* RW */
- unsigned long ni0_hcerr:1; /* RW */
- unsigned long ni1_hcerr:1; /* RW */
- unsigned long lb_aoerr0:1; /* RW */
- unsigned long qp_aoerr0:1; /* RW */
- unsigned long rh_aoerr0:1; /* RW */
- unsigned long lh0_aoerr0:1; /* RW */
- unsigned long lh1_aoerr0:1; /* RW */
- unsigned long gr0_aoerr0:1; /* RW */
- unsigned long gr1_aoerr0:1; /* RW */
- unsigned long xb_aoerr0:1; /* RW */
- unsigned long rt_aoerr0:1; /* RW */
- unsigned long ni0_aoerr0:1; /* RW */
- unsigned long ni1_aoerr0:1; /* RW */
- unsigned long lb_aoerr1:1; /* RW */
- unsigned long qp_aoerr1:1; /* RW */
- unsigned long rh_aoerr1:1; /* RW */
- unsigned long lh0_aoerr1:1; /* RW */
- unsigned long lh1_aoerr1:1; /* RW */
- unsigned long gr0_aoerr1:1; /* RW */
- unsigned long gr1_aoerr1:1; /* RW */
- unsigned long xb_aoerr1:1; /* RW */
- unsigned long rt_aoerr1:1; /* RW */
- unsigned long ni0_aoerr1:1; /* RW */
- unsigned long ni1_aoerr1:1; /* RW */
- unsigned long system_shutdown_int:1; /* RW */
- unsigned long lb_irq_int_0:1; /* RW */
- unsigned long lb_irq_int_1:1; /* RW */
- unsigned long lb_irq_int_2:1; /* RW */
- unsigned long lb_irq_int_3:1; /* RW */
- unsigned long lb_irq_int_4:1; /* RW */
- unsigned long lb_irq_int_5:1; /* RW */
- unsigned long lb_irq_int_6:1; /* RW */
- unsigned long lb_irq_int_7:1; /* RW */
- unsigned long lb_irq_int_8:1; /* RW */
- unsigned long lb_irq_int_9:1; /* RW */
- unsigned long lb_irq_int_10:1; /* RW */
- unsigned long lb_irq_int_11:1; /* RW */
- unsigned long lb_irq_int_12:1; /* RW */
- unsigned long lb_irq_int_13:1; /* RW */
- unsigned long lb_irq_int_14:1; /* RW */
- unsigned long lb_irq_int_15:1; /* RW */
- unsigned long l1_nmi_int:1; /* RW */
- unsigned long stop_clock:1; /* RW */
- unsigned long asic_to_l1:1; /* RW */
- unsigned long l1_to_asic:1; /* RW */
- unsigned long la_seq_trigger:1; /* RW */
- unsigned long ipi_int:1; /* RW */
- unsigned long extio_int0:1; /* RW */
- unsigned long extio_int1:1; /* RW */
- unsigned long extio_int2:1; /* RW */
- unsigned long extio_int3:1; /* RW */
- unsigned long profile_int:1; /* RW */
- unsigned long rsvd_59_63:5;
- } s2;
- };
- /* ========================================================================= */
- /* UVH_EVENT_OCCURRED0_ALIAS */
- /* ========================================================================= */
- #define UVH_EVENT_OCCURRED0_ALIAS 0x0000000000070008UL
- #define UVH_EVENT_OCCURRED0_ALIAS_32 0x5f0
- /* ========================================================================= */
- /* UVH_GR0_TLB_INT0_CONFIG */
- /* ========================================================================= */
- #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL
- #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0
- #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8
- #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11
- #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12
- #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13
- #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15
- #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16
- #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32
- #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
- #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
- #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
- #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
- #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
- #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
- #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
- #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
- union uvh_gr0_tlb_int0_config_u {
- unsigned long v;
- struct uvh_gr0_tlb_int0_config_s {
- unsigned long vector_:8; /* RW */
- unsigned long dm:3; /* RW */
- unsigned long destmode:1; /* RW */
- unsigned long status:1; /* RO */
- unsigned long p:1; /* RO */
- unsigned long rsvd_14:1;
- unsigned long t:1; /* RO */
- unsigned long m:1; /* RW */
- unsigned long rsvd_17_31:15;
- unsigned long apic_id:32; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_GR0_TLB_INT1_CONFIG */
- /* ========================================================================= */
- #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL
- #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0
- #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8
- #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11
- #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12
- #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13
- #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15
- #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16
- #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32
- #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
- #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
- #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
- #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
- #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
- #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
- #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
- #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
- union uvh_gr0_tlb_int1_config_u {
- unsigned long v;
- struct uvh_gr0_tlb_int1_config_s {
- unsigned long vector_:8; /* RW */
- unsigned long dm:3; /* RW */
- unsigned long destmode:1; /* RW */
- unsigned long status:1; /* RO */
- unsigned long p:1; /* RO */
- unsigned long rsvd_14:1;
- unsigned long t:1; /* RO */
- unsigned long m:1; /* RW */
- unsigned long rsvd_17_31:15;
- unsigned long apic_id:32; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_GR0_TLB_MMR_CONTROL */
- /* ========================================================================= */
- #define UV1H_GR0_TLB_MMR_CONTROL 0x401080UL
- #define UV2H_GR0_TLB_MMR_CONTROL 0xc01080UL
- #define UVH_GR0_TLB_MMR_CONTROL (is_uv1_hub() ? \
- UV1H_GR0_TLB_MMR_CONTROL : \
- UV2H_GR0_TLB_MMR_CONTROL)
- #define UVH_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
- #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
- #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
- #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
- #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
- #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
- #define UVH_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
- #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
- #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
- #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
- #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
- #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
- #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
- #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
- #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
- #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
- #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
- #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
- #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
- #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
- #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
- #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
- union uvh_gr0_tlb_mmr_control_u {
- unsigned long v;
- struct uvh_gr0_tlb_mmr_control_s {
- unsigned long index:12; /* RW */
- unsigned long mem_sel:2; /* RW */
- unsigned long rsvd_14_15:2;
- unsigned long auto_valid_en:1; /* RW */
- unsigned long rsvd_17_19:3;
- unsigned long mmr_hash_index_en:1; /* RW */
- unsigned long rsvd_21_29:9;
- unsigned long mmr_write:1; /* WP */
- unsigned long mmr_read:1; /* WP */
- unsigned long rsvd_32_63:32;
- } s;
- struct uv1h_gr0_tlb_mmr_control_s {
- unsigned long index:12; /* RW */
- unsigned long mem_sel:2; /* RW */
- unsigned long rsvd_14_15:2;
- unsigned long auto_valid_en:1; /* RW */
- unsigned long rsvd_17_19:3;
- unsigned long mmr_hash_index_en:1; /* RW */
- unsigned long rsvd_21_29:9;
- unsigned long mmr_write:1; /* WP */
- unsigned long mmr_read:1; /* WP */
- unsigned long rsvd_32_47:16;
- unsigned long mmr_inj_con:1; /* RW */
- unsigned long rsvd_49_51:3;
- unsigned long mmr_inj_tlbram:1; /* RW */
- unsigned long rsvd_53:1;
- unsigned long mmr_inj_tlbpgsize:1; /* RW */
- unsigned long rsvd_55:1;
- unsigned long mmr_inj_tlbrreg:1; /* RW */
- unsigned long rsvd_57_59:3;
- unsigned long mmr_inj_tlblruv:1; /* RW */
- unsigned long rsvd_61_63:3;
- } s1;
- struct uv2h_gr0_tlb_mmr_control_s {
- unsigned long index:12; /* RW */
- unsigned long mem_sel:2; /* RW */
- unsigned long rsvd_14_15:2;
- unsigned long auto_valid_en:1; /* RW */
- unsigned long rsvd_17_19:3;
- unsigned long mmr_hash_index_en:1; /* RW */
- unsigned long rsvd_21_29:9;
- unsigned long mmr_write:1; /* WP */
- unsigned long mmr_read:1; /* WP */
- unsigned long mmr_op_done:1; /* RW */
- unsigned long rsvd_33_47:15;
- unsigned long mmr_inj_con:1; /* RW */
- unsigned long rsvd_49_51:3;
- unsigned long mmr_inj_tlbram:1; /* RW */
- unsigned long rsvd_53_63:11;
- } s2;
- };
- /* ========================================================================= */
- /* UVH_GR0_TLB_MMR_READ_DATA_HI */
- /* ========================================================================= */
- #define UV1H_GR0_TLB_MMR_READ_DATA_HI 0x4010a0UL
- #define UV2H_GR0_TLB_MMR_READ_DATA_HI 0xc010a0UL
- #define UVH_GR0_TLB_MMR_READ_DATA_HI (is_uv1_hub() ? \
- UV1H_GR0_TLB_MMR_READ_DATA_HI : \
- UV2H_GR0_TLB_MMR_READ_DATA_HI)
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
- #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
- union uvh_gr0_tlb_mmr_read_data_hi_u {
- unsigned long v;
- struct uvh_gr0_tlb_mmr_read_data_hi_s {
- unsigned long pfn:41; /* RO */
- unsigned long gaa:2; /* RO */
- unsigned long dirty:1; /* RO */
- unsigned long larger:1; /* RO */
- unsigned long rsvd_45_63:19;
- } s;
- };
- /* ========================================================================= */
- /* UVH_GR0_TLB_MMR_READ_DATA_LO */
- /* ========================================================================= */
- #define UV1H_GR0_TLB_MMR_READ_DATA_LO 0x4010a8UL
- #define UV2H_GR0_TLB_MMR_READ_DATA_LO 0xc010a8UL
- #define UVH_GR0_TLB_MMR_READ_DATA_LO (is_uv1_hub() ? \
- UV1H_GR0_TLB_MMR_READ_DATA_LO : \
- UV2H_GR0_TLB_MMR_READ_DATA_LO)
- #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
- #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
- #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
- #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
- #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
- #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
- union uvh_gr0_tlb_mmr_read_data_lo_u {
- unsigned long v;
- struct uvh_gr0_tlb_mmr_read_data_lo_s {
- unsigned long vpn:39; /* RO */
- unsigned long asid:24; /* RO */
- unsigned long valid:1; /* RO */
- } s;
- };
- /* ========================================================================= */
- /* UVH_GR1_TLB_INT0_CONFIG */
- /* ========================================================================= */
- #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL
- #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0
- #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8
- #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11
- #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12
- #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13
- #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15
- #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16
- #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32
- #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
- #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
- #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
- #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
- #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
- #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
- #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
- #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
- union uvh_gr1_tlb_int0_config_u {
- unsigned long v;
- struct uvh_gr1_tlb_int0_config_s {
- unsigned long vector_:8; /* RW */
- unsigned long dm:3; /* RW */
- unsigned long destmode:1; /* RW */
- unsigned long status:1; /* RO */
- unsigned long p:1; /* RO */
- unsigned long rsvd_14:1;
- unsigned long t:1; /* RO */
- unsigned long m:1; /* RW */
- unsigned long rsvd_17_31:15;
- unsigned long apic_id:32; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_GR1_TLB_INT1_CONFIG */
- /* ========================================================================= */
- #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL
- #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0
- #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8
- #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11
- #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12
- #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13
- #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15
- #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16
- #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32
- #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
- #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
- #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
- #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
- #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
- #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
- #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
- #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
- union uvh_gr1_tlb_int1_config_u {
- unsigned long v;
- struct uvh_gr1_tlb_int1_config_s {
- unsigned long vector_:8; /* RW */
- unsigned long dm:3; /* RW */
- unsigned long destmode:1; /* RW */
- unsigned long status:1; /* RO */
- unsigned long p:1; /* RO */
- unsigned long rsvd_14:1;
- unsigned long t:1; /* RO */
- unsigned long m:1; /* RW */
- unsigned long rsvd_17_31:15;
- unsigned long apic_id:32; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_GR1_TLB_MMR_CONTROL */
- /* ========================================================================= */
- #define UV1H_GR1_TLB_MMR_CONTROL 0x801080UL
- #define UV2H_GR1_TLB_MMR_CONTROL 0x1001080UL
- #define UVH_GR1_TLB_MMR_CONTROL (is_uv1_hub() ? \
- UV1H_GR1_TLB_MMR_CONTROL : \
- UV2H_GR1_TLB_MMR_CONTROL)
- #define UVH_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
- #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
- #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
- #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
- #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
- #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
- #define UVH_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
- #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
- #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
- #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
- #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
- #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
- #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
- #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
- #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
- #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
- #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
- #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
- #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
- #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
- #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
- #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
- union uvh_gr1_tlb_mmr_control_u {
- unsigned long v;
- struct uvh_gr1_tlb_mmr_control_s {
- unsigned long index:12; /* RW */
- unsigned long mem_sel:2; /* RW */
- unsigned long rsvd_14_15:2;
- unsigned long auto_valid_en:1; /* RW */
- unsigned long rsvd_17_19:3;
- unsigned long mmr_hash_index_en:1; /* RW */
- unsigned long rsvd_21_29:9;
- unsigned long mmr_write:1; /* WP */
- unsigned long mmr_read:1; /* WP */
- unsigned long rsvd_32_63:32;
- } s;
- struct uv1h_gr1_tlb_mmr_control_s {
- unsigned long index:12; /* RW */
- unsigned long mem_sel:2; /* RW */
- unsigned long rsvd_14_15:2;
- unsigned long auto_valid_en:1; /* RW */
- unsigned long rsvd_17_19:3;
- unsigned long mmr_hash_index_en:1; /* RW */
- unsigned long rsvd_21_29:9;
- unsigned long mmr_write:1; /* WP */
- unsigned long mmr_read:1; /* WP */
- unsigned long rsvd_32_47:16;
- unsigned long mmr_inj_con:1; /* RW */
- unsigned long rsvd_49_51:3;
- unsigned long mmr_inj_tlbram:1; /* RW */
- unsigned long rsvd_53:1;
- unsigned long mmr_inj_tlbpgsize:1; /* RW */
- unsigned long rsvd_55:1;
- unsigned long mmr_inj_tlbrreg:1; /* RW */
- unsigned long rsvd_57_59:3;
- unsigned long mmr_inj_tlblruv:1; /* RW */
- unsigned long rsvd_61_63:3;
- } s1;
- struct uv2h_gr1_tlb_mmr_control_s {
- unsigned long index:12; /* RW */
- unsigned long mem_sel:2; /* RW */
- unsigned long rsvd_14_15:2;
- unsigned long auto_valid_en:1; /* RW */
- unsigned long rsvd_17_19:3;
- unsigned long mmr_hash_index_en:1; /* RW */
- unsigned long rsvd_21_29:9;
- unsigned long mmr_write:1; /* WP */
- unsigned long mmr_read:1; /* WP */
- unsigned long mmr_op_done:1; /* RW */
- unsigned long rsvd_33_47:15;
- unsigned long mmr_inj_con:1; /* RW */
- unsigned long rsvd_49_51:3;
- unsigned long mmr_inj_tlbram:1; /* RW */
- unsigned long rsvd_53_63:11;
- } s2;
- };
- /* ========================================================================= */
- /* UVH_GR1_TLB_MMR_READ_DATA_HI */
- /* ========================================================================= */
- #define UV1H_GR1_TLB_MMR_READ_DATA_HI 0x8010a0UL
- #define UV2H_GR1_TLB_MMR_READ_DATA_HI 0x10010a0UL
- #define UVH_GR1_TLB_MMR_READ_DATA_HI (is_uv1_hub() ? \
- UV1H_GR1_TLB_MMR_READ_DATA_HI : \
- UV2H_GR1_TLB_MMR_READ_DATA_HI)
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
- #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
- union uvh_gr1_tlb_mmr_read_data_hi_u {
- unsigned long v;
- struct uvh_gr1_tlb_mmr_read_data_hi_s {
- unsigned long pfn:41; /* RO */
- unsigned long gaa:2; /* RO */
- unsigned long dirty:1; /* RO */
- unsigned long larger:1; /* RO */
- unsigned long rsvd_45_63:19;
- } s;
- };
- /* ========================================================================= */
- /* UVH_GR1_TLB_MMR_READ_DATA_LO */
- /* ========================================================================= */
- #define UV1H_GR1_TLB_MMR_READ_DATA_LO 0x8010a8UL
- #define UV2H_GR1_TLB_MMR_READ_DATA_LO 0x10010a8UL
- #define UVH_GR1_TLB_MMR_READ_DATA_LO (is_uv1_hub() ? \
- UV1H_GR1_TLB_MMR_READ_DATA_LO : \
- UV2H_GR1_TLB_MMR_READ_DATA_LO)
- #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
- #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
- #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
- #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
- #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
- #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
- union uvh_gr1_tlb_mmr_read_data_lo_u {
- unsigned long v;
- struct uvh_gr1_tlb_mmr_read_data_lo_s {
- unsigned long vpn:39; /* RO */
- unsigned long asid:24; /* RO */
- unsigned long valid:1; /* RO */
- } s;
- };
- /* ========================================================================= */
- /* UVH_INT_CMPB */
- /* ========================================================================= */
- #define UVH_INT_CMPB 0x22080UL
- #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0
- #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL
- union uvh_int_cmpb_u {
- unsigned long v;
- struct uvh_int_cmpb_s {
- unsigned long real_time_cmpb:56; /* RW */
- unsigned long rsvd_56_63:8;
- } s;
- };
- /* ========================================================================= */
- /* UVH_INT_CMPC */
- /* ========================================================================= */
- #define UVH_INT_CMPC 0x22100UL
- #define UVH_INT_CMPC_REAL_TIME_CMPC_SHFT 0
- #define UVH_INT_CMPC_REAL_TIME_CMPC_MASK 0xffffffffffffffUL
- union uvh_int_cmpc_u {
- unsigned long v;
- struct uvh_int_cmpc_s {
- unsigned long real_time_cmpc:56; /* RW */
- unsigned long rsvd_56_63:8;
- } s;
- };
- /* ========================================================================= */
- /* UVH_INT_CMPD */
- /* ========================================================================= */
- #define UVH_INT_CMPD 0x22180UL
- #define UVH_INT_CMPD_REAL_TIME_CMPD_SHFT 0
- #define UVH_INT_CMPD_REAL_TIME_CMPD_MASK 0xffffffffffffffUL
- union uvh_int_cmpd_u {
- unsigned long v;
- struct uvh_int_cmpd_s {
- unsigned long real_time_cmpd:56; /* RW */
- unsigned long rsvd_56_63:8;
- } s;
- };
- /* ========================================================================= */
- /* UVH_IPI_INT */
- /* ========================================================================= */
- #define UVH_IPI_INT 0x60500UL
- #define UVH_IPI_INT_32 0x348
- #define UVH_IPI_INT_VECTOR_SHFT 0
- #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8
- #define UVH_IPI_INT_DESTMODE_SHFT 11
- #define UVH_IPI_INT_APIC_ID_SHFT 16
- #define UVH_IPI_INT_SEND_SHFT 63
- #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL
- #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL
- #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL
- #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL
- #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL
- union uvh_ipi_int_u {
- unsigned long v;
- struct uvh_ipi_int_s {
- unsigned long vector_:8; /* RW */
- unsigned long delivery_mode:3; /* RW */
- unsigned long destmode:1; /* RW */
- unsigned long rsvd_12_15:4;
- unsigned long apic_id:32; /* RW */
- unsigned long rsvd_48_62:15;
- unsigned long send:1; /* WP */
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST */
- /* ========================================================================= */
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x9c0
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL
- union uvh_lb_bau_intd_payload_queue_first_u {
- unsigned long v;
- struct uvh_lb_bau_intd_payload_queue_first_s {
- unsigned long rsvd_0_3:4;
- unsigned long address:39; /* RW */
- unsigned long rsvd_43_48:6;
- unsigned long node_id:14; /* RW */
- unsigned long rsvd_63:1;
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST */
- /* ========================================================================= */
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x9c8
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL
- union uvh_lb_bau_intd_payload_queue_last_u {
- unsigned long v;
- struct uvh_lb_bau_intd_payload_queue_last_s {
- unsigned long rsvd_0_3:4;
- unsigned long address:39; /* RW */
- unsigned long rsvd_43_63:21;
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL */
- /* ========================================================================= */
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x9d0
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4
- #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL
- union uvh_lb_bau_intd_payload_queue_tail_u {
- unsigned long v;
- struct uvh_lb_bau_intd_payload_queue_tail_s {
- unsigned long rsvd_0_3:4;
- unsigned long address:39; /* RW */
- unsigned long rsvd_43_63:21;
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE */
- /* ========================================================================= */
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0xa68
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL
- union uvh_lb_bau_intd_software_acknowledge_u {
- unsigned long v;
- struct uvh_lb_bau_intd_software_acknowledge_s {
- unsigned long pending_0:1; /* RW, W1C */
- unsigned long pending_1:1; /* RW, W1C */
- unsigned long pending_2:1; /* RW, W1C */
- unsigned long pending_3:1; /* RW, W1C */
- unsigned long pending_4:1; /* RW, W1C */
- unsigned long pending_5:1; /* RW, W1C */
- unsigned long pending_6:1; /* RW, W1C */
- unsigned long pending_7:1; /* RW, W1C */
- unsigned long timeout_0:1; /* RW, W1C */
- unsigned long timeout_1:1; /* RW, W1C */
- unsigned long timeout_2:1; /* RW, W1C */
- unsigned long timeout_3:1; /* RW, W1C */
- unsigned long timeout_4:1; /* RW, W1C */
- unsigned long timeout_5:1; /* RW, W1C */
- unsigned long timeout_6:1; /* RW, W1C */
- unsigned long timeout_7:1; /* RW, W1C */
- unsigned long rsvd_16_63:48;
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS */
- /* ========================================================================= */
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x0000000000320088UL
- #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0xa70
- /* ========================================================================= */
- /* UVH_LB_BAU_MISC_CONTROL */
- /* ========================================================================= */
- #define UVH_LB_BAU_MISC_CONTROL 0x320170UL
- #define UVH_LB_BAU_MISC_CONTROL_32 0xa10
- #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
- #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
- #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
- #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
- #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
- #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
- #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
- #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
- #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
- #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
- #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
- #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
- #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
- #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
- #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
- #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
- #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
- #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
- #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
- #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
- #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
- #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
- #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
- #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
- #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
- #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
- #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
- #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
- #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
- #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
- #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
- #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
- #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
- #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
- #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
- #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
- #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
- #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
- #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
- #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
- #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
- #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
- #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
- #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
- #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
- #define UV1H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
- #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
- #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
- #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
- #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
- #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
- #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
- #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
- #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
- #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
- #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
- #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
- #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
- #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
- #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
- #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
- #define UV1H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
- #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
- #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
- #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
- #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
- #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
- #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
- #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
- #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
- #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
- #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
- #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_SHFT 29
- #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_SHFT 30
- #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_SHFT 31
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_SHFT 32
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_SHFT 33
- #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_SHFT 34
- #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_SHFT 35
- #define UV2H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
- #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
- #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
- #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
- #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
- #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
- #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
- #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
- #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
- #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
- #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
- #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_MASK 0x0000000020000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_MASK 0x0000000040000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_MASK 0x0000000080000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_MASK 0x0000000100000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_MASK 0x0000000200000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_MASK 0x0000000400000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_MASK 0x0000000800000000UL
- #define UV2H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
- union uvh_lb_bau_misc_control_u {
- unsigned long v;
- struct uvh_lb_bau_misc_control_s {
- unsigned long rejection_delay:8; /* RW */
- unsigned long apic_mode:1; /* RW */
- unsigned long force_broadcast:1; /* RW */
- unsigned long force_lock_nop:1; /* RW */
- unsigned long qpi_agent_presence_vector:3; /* RW */
- unsigned long descriptor_fetch_mode:1; /* RW */
- unsigned long enable_intd_soft_ack_mode:1; /* RW */
- unsigned long intd_soft_ack_timeout_period:4; /* RW */
- unsigned long enable_dual_mapping_mode:1; /* RW */
- unsigned long vga_io_port_decode_enable:1; /* RW */
- unsigned long vga_io_port_16_bit_decode:1; /* RW */
- unsigned long suppress_dest_registration:1; /* RW */
- unsigned long programmed_initial_priority:3; /* RW */
- unsigned long use_incoming_priority:1; /* RW */
- unsigned long enable_programmed_initial_priority:1;/* RW */
- unsigned long rsvd_29_63:35;
- } s;
- struct uv1h_lb_bau_misc_control_s {
- unsigned long rejection_delay:8; /* RW */
- unsigned long apic_mode:1; /* RW */
- unsigned long force_broadcast:1; /* RW */
- unsigned long force_lock_nop:1; /* RW */
- unsigned long qpi_agent_presence_vector:3; /* RW */
- unsigned long descriptor_fetch_mode:1; /* RW */
- unsigned long enable_intd_soft_ack_mode:1; /* RW */
- unsigned long intd_soft_ack_timeout_period:4; /* RW */
- unsigned long enable_dual_mapping_mode:1; /* RW */
- unsigned long vga_io_port_decode_enable:1; /* RW */
- unsigned long vga_io_port_16_bit_decode:1; /* RW */
- unsigned long suppress_dest_registration:1; /* RW */
- unsigned long programmed_initial_priority:3; /* RW */
- unsigned long use_incoming_priority:1; /* RW */
- unsigned long enable_programmed_initial_priority:1;/* RW */
- unsigned long rsvd_29_47:19;
- unsigned long fun:16; /* RW */
- } s1;
- struct uv2h_lb_bau_misc_control_s {
- unsigned long rejection_delay:8; /* RW */
- unsigned long apic_mode:1; /* RW */
- unsigned long force_broadcast:1; /* RW */
- unsigned long force_lock_nop:1; /* RW */
- unsigned long qpi_agent_presence_vector:3; /* RW */
- unsigned long descriptor_fetch_mode:1; /* RW */
- unsigned long enable_intd_soft_ack_mode:1; /* RW */
- unsigned long intd_soft_ack_timeout_period:4; /* RW */
- unsigned long enable_dual_mapping_mode:1; /* RW */
- unsigned long vga_io_port_decode_enable:1; /* RW */
- unsigned long vga_io_port_16_bit_decode:1; /* RW */
- unsigned long suppress_dest_registration:1; /* RW */
- unsigned long programmed_initial_priority:3; /* RW */
- unsigned long use_incoming_priority:1; /* RW */
- unsigned long enable_programmed_initial_priority:1;/* RW */
- unsigned long enable_automatic_apic_mode_selection:1;/* RW */
- unsigned long apic_mode_status:1; /* RO */
- unsigned long suppress_interrupts_to_self:1; /* RW */
- unsigned long enable_lock_based_system_flush:1;/* RW */
- unsigned long enable_extended_sb_status:1; /* RW */
- unsigned long suppress_int_prio_udt_to_self:1;/* RW */
- unsigned long use_legacy_descriptor_formats:1;/* RW */
- unsigned long rsvd_36_47:12;
- unsigned long fun:16; /* RW */
- } s2;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_SB_ACTIVATION_CONTROL */
- /* ========================================================================= */
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x9a8
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL
- #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL
- union uvh_lb_bau_sb_activation_control_u {
- unsigned long v;
- struct uvh_lb_bau_sb_activation_control_s {
- unsigned long index:6; /* RW */
- unsigned long rsvd_6_61:56;
- unsigned long push:1; /* WP */
- unsigned long init:1; /* WP */
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_SB_ACTIVATION_STATUS_0 */
- /* ========================================================================= */
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x9b0
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL
- union uvh_lb_bau_sb_activation_status_0_u {
- unsigned long v;
- struct uvh_lb_bau_sb_activation_status_0_s {
- unsigned long status:64; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_SB_ACTIVATION_STATUS_1 */
- /* ========================================================================= */
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x9b8
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0
- #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL
- union uvh_lb_bau_sb_activation_status_1_u {
- unsigned long v;
- struct uvh_lb_bau_sb_activation_status_1_s {
- unsigned long status:64; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_LB_BAU_SB_DESCRIPTOR_BASE */
- /* ========================================================================= */
- #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL
- #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x9a0
- #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12
- #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49
- #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL
- #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL
- union uvh_lb_bau_sb_descriptor_base_u {
- unsigned long v;
- struct uvh_lb_bau_sb_descriptor_base_s {
- unsigned long rsvd_0_11:12;
- unsigned long page_address:31; /* RW */
- unsigned long rsvd_43_48:6;
- unsigned long node_id:14; /* RW */
- unsigned long rsvd_63:1;
- } s;
- };
- /* ========================================================================= */
- /* UVH_NODE_ID */
- /* ========================================================================= */
- #define UVH_NODE_ID 0x0UL
- #define UVH_NODE_ID_FORCE1_SHFT 0
- #define UVH_NODE_ID_MANUFACTURER_SHFT 1
- #define UVH_NODE_ID_PART_NUMBER_SHFT 12
- #define UVH_NODE_ID_REVISION_SHFT 28
- #define UVH_NODE_ID_NODE_ID_SHFT 32
- #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
- #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
- #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
- #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
- #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
- #define UV1H_NODE_ID_FORCE1_SHFT 0
- #define UV1H_NODE_ID_MANUFACTURER_SHFT 1
- #define UV1H_NODE_ID_PART_NUMBER_SHFT 12
- #define UV1H_NODE_ID_REVISION_SHFT 28
- #define UV1H_NODE_ID_NODE_ID_SHFT 32
- #define UV1H_NODE_ID_NODES_PER_BIT_SHFT 48
- #define UV1H_NODE_ID_NI_PORT_SHFT 56
- #define UV1H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
- #define UV1H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
- #define UV1H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
- #define UV1H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
- #define UV1H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
- #define UV1H_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL
- #define UV1H_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL
- #define UV2H_NODE_ID_FORCE1_SHFT 0
- #define UV2H_NODE_ID_MANUFACTURER_SHFT 1
- #define UV2H_NODE_ID_PART_NUMBER_SHFT 12
- #define UV2H_NODE_ID_REVISION_SHFT 28
- #define UV2H_NODE_ID_NODE_ID_SHFT 32
- #define UV2H_NODE_ID_NODES_PER_BIT_SHFT 50
- #define UV2H_NODE_ID_NI_PORT_SHFT 57
- #define UV2H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
- #define UV2H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
- #define UV2H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
- #define UV2H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
- #define UV2H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
- #define UV2H_NODE_ID_NODES_PER_BIT_MASK 0x01fc000000000000UL
- #define UV2H_NODE_ID_NI_PORT_MASK 0x3e00000000000000UL
- union uvh_node_id_u {
- unsigned long v;
- struct uvh_node_id_s {
- unsigned long force1:1; /* RO */
- unsigned long manufacturer:11; /* RO */
- unsigned long part_number:16; /* RO */
- unsigned long revision:4; /* RO */
- unsigned long node_id:15; /* RW */
- unsigned long rsvd_47_63:17;
- } s;
- struct uv1h_node_id_s {
- unsigned long force1:1; /* RO */
- unsigned long manufacturer:11; /* RO */
- unsigned long part_number:16; /* RO */
- unsigned long revision:4; /* RO */
- unsigned long node_id:15; /* RW */
- unsigned long rsvd_47:1;
- unsigned long nodes_per_bit:7; /* RW */
- unsigned long rsvd_55:1;
- unsigned long ni_port:4; /* RO */
- unsigned long rsvd_60_63:4;
- } s1;
- struct uv2h_node_id_s {
- unsigned long force1:1; /* RO */
- unsigned long manufacturer:11; /* RO */
- unsigned long part_number:16; /* RO */
- unsigned long revision:4; /* RO */
- unsigned long node_id:15; /* RW */
- unsigned long rsvd_47_49:3;
- unsigned long nodes_per_bit:7; /* RO */
- unsigned long ni_port:5; /* RO */
- unsigned long rsvd_62_63:2;
- } s2;
- };
- /* ========================================================================= */
- /* UVH_NODE_PRESENT_TABLE */
- /* ========================================================================= */
- #define UVH_NODE_PRESENT_TABLE 0x1400UL
- #define UVH_NODE_PRESENT_TABLE_DEPTH 16
- #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0
- #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL
- union uvh_node_present_table_u {
- unsigned long v;
- struct uvh_node_present_table_s {
- unsigned long nodes:64; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR 0x16000c8UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_SHFT 24
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_SHFT 48
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_SHFT 63
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_MASK 0x00000000ff000000UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_MASK 0x001f000000000000UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_MASK 0x8000000000000000UL
- union uvh_rh_gam_alias210_overlay_config_0_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_alias210_overlay_config_0_mmr_s {
- unsigned long rsvd_0_23:24;
- unsigned long base:8; /* RW */
- unsigned long rsvd_32_47:16;
- unsigned long m_alias:5; /* RW */
- unsigned long rsvd_53_62:10;
- unsigned long enable:1; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR 0x16000d8UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_SHFT 24
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_SHFT 48
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_SHFT 63
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_MASK 0x00000000ff000000UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_MASK 0x001f000000000000UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_MASK 0x8000000000000000UL
- union uvh_rh_gam_alias210_overlay_config_1_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_alias210_overlay_config_1_mmr_s {
- unsigned long rsvd_0_23:24;
- unsigned long base:8; /* RW */
- unsigned long rsvd_32_47:16;
- unsigned long m_alias:5; /* RW */
- unsigned long rsvd_53_62:10;
- unsigned long enable:1; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR 0x16000e8UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_SHFT 24
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_SHFT 48
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_SHFT 63
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_MASK 0x00000000ff000000UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_MASK 0x001f000000000000UL
- #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_MASK 0x8000000000000000UL
- union uvh_rh_gam_alias210_overlay_config_2_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_alias210_overlay_config_2_mmr_s {
- unsigned long rsvd_0_23:24;
- unsigned long base:8; /* RW */
- unsigned long rsvd_32_47:16;
- unsigned long m_alias:5; /* RW */
- unsigned long rsvd_53_62:10;
- unsigned long enable:1; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL
- union uvh_rh_gam_alias210_redirect_config_0_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_alias210_redirect_config_0_mmr_s {
- unsigned long rsvd_0_23:24;
- unsigned long dest_base:22; /* RW */
- unsigned long rsvd_46_63:18;
- } s;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL
- union uvh_rh_gam_alias210_redirect_config_1_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_alias210_redirect_config_1_mmr_s {
- unsigned long rsvd_0_23:24;
- unsigned long dest_base:22; /* RW */
- unsigned long rsvd_46_63:18;
- } s;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24
- #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL
- union uvh_rh_gam_alias210_redirect_config_2_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_alias210_redirect_config_2_mmr_s {
- unsigned long rsvd_0_23:24;
- unsigned long dest_base:22; /* RW */
- unsigned long rsvd_46_63:18;
- } s;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_CONFIG_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_CONFIG_MMR 0x1600000UL
- #define UVH_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
- #define UVH_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
- #define UVH_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
- #define UVH_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
- #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
- #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
- #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_SHFT 12
- #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
- #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
- #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_MASK 0x0000000000001000UL
- #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
- #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
- #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
- #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
- union uvh_rh_gam_config_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_config_mmr_s {
- unsigned long m_skt:6; /* RW */
- unsigned long n_skt:4; /* RW */
- unsigned long rsvd_10_63:54;
- } s;
- struct uv1h_rh_gam_config_mmr_s {
- unsigned long m_skt:6; /* RW */
- unsigned long n_skt:4; /* RW */
- unsigned long rsvd_10_11:2;
- unsigned long mmiol_cfg:1; /* RW */
- unsigned long rsvd_13_63:51;
- } s1;
- struct uv2h_rh_gam_config_mmr_s {
- unsigned long m_skt:6; /* RW */
- unsigned long n_skt:4; /* RW */
- unsigned long rsvd_10_63:54;
- } s2;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
- #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
- #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
- #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
- #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
- #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
- #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
- #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
- #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
- #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
- union uvh_rh_gam_gru_overlay_config_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_gru_overlay_config_mmr_s {
- unsigned long rsvd_0_27:28;
- unsigned long base:18; /* RW */
- unsigned long rsvd_46_62:17;
- unsigned long enable:1; /* RW */
- } s;
- struct uv1h_rh_gam_gru_overlay_config_mmr_s {
- unsigned long rsvd_0_27:28;
- unsigned long base:18; /* RW */
- unsigned long rsvd_46_47:2;
- unsigned long gr4:1; /* RW */
- unsigned long rsvd_49_51:3;
- unsigned long n_gru:4; /* RW */
- unsigned long rsvd_56_62:7;
- unsigned long enable:1; /* RW */
- } s1;
- struct uv2h_rh_gam_gru_overlay_config_mmr_s {
- unsigned long rsvd_0_27:28;
- unsigned long base:18; /* RW */
- unsigned long rsvd_46_51:6;
- unsigned long n_gru:4; /* RW */
- unsigned long rsvd_56_62:7;
- unsigned long enable:1; /* RW */
- } s2;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
- #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 27
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff8000000UL
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
- #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
- union uvh_rh_gam_mmioh_overlay_config_mmr_u {
- unsigned long v;
- struct uv1h_rh_gam_mmioh_overlay_config_mmr_s {
- unsigned long rsvd_0_29:30;
- unsigned long base:16; /* RW */
- unsigned long m_io:6; /* RW */
- unsigned long n_io:4; /* RW */
- unsigned long rsvd_56_62:7;
- unsigned long enable:1; /* RW */
- } s1;
- struct uv2h_rh_gam_mmioh_overlay_config_mmr_s {
- unsigned long rsvd_0_26:27;
- unsigned long base:19; /* RW */
- unsigned long m_io:6; /* RW */
- unsigned long n_io:4; /* RW */
- unsigned long rsvd_56_62:7;
- unsigned long enable:1; /* RW */
- } s2;
- };
- /* ========================================================================= */
- /* UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR */
- /* ========================================================================= */
- #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
- #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
- #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
- #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
- #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46
- #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
- #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
- #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL
- #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
- #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
- #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
- #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
- #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
- union uvh_rh_gam_mmr_overlay_config_mmr_u {
- unsigned long v;
- struct uvh_rh_gam_mmr_overlay_config_mmr_s {
- unsigned long rsvd_0_25:26;
- unsigned long base:20; /* RW */
- unsigned long rsvd_46_62:17;
- unsigned long enable:1; /* RW */
- } s;
- struct uv1h_rh_gam_mmr_overlay_config_mmr_s {
- unsigned long rsvd_0_25:26;
- unsigned long base:20; /* RW */
- unsigned long dual_hub:1; /* RW */
- unsigned long rsvd_47_62:16;
- unsigned long enable:1; /* RW */
- } s1;
- struct uv2h_rh_gam_mmr_overlay_config_mmr_s {
- unsigned long rsvd_0_25:26;
- unsigned long base:20; /* RW */
- unsigned long rsvd_46_62:17;
- unsigned long enable:1; /* RW */
- } s2;
- };
- /* ========================================================================= */
- /* UVH_RTC */
- /* ========================================================================= */
- #define UVH_RTC 0x340000UL
- #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0
- #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL
- union uvh_rtc_u {
- unsigned long v;
- struct uvh_rtc_s {
- unsigned long real_time_clock:56; /* RW */
- unsigned long rsvd_56_63:8;
- } s;
- };
- /* ========================================================================= */
- /* UVH_RTC1_INT_CONFIG */
- /* ========================================================================= */
- #define UVH_RTC1_INT_CONFIG 0x615c0UL
- #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0
- #define UVH_RTC1_INT_CONFIG_DM_SHFT 8
- #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11
- #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12
- #define UVH_RTC1_INT_CONFIG_P_SHFT 13
- #define UVH_RTC1_INT_CONFIG_T_SHFT 15
- #define UVH_RTC1_INT_CONFIG_M_SHFT 16
- #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32
- #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
- #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL
- #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
- #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
- #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL
- #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL
- #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL
- #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
- union uvh_rtc1_int_config_u {
- unsigned long v;
- struct uvh_rtc1_int_config_s {
- unsigned long vector_:8; /* RW */
- unsigned long dm:3; /* RW */
- unsigned long destmode:1; /* RW */
- unsigned long status:1; /* RO */
- unsigned long p:1; /* RO */
- unsigned long rsvd_14:1;
- unsigned long t:1; /* RO */
- unsigned long m:1; /* RW */
- unsigned long rsvd_17_31:15;
- unsigned long apic_id:32; /* RW */
- } s;
- };
- /* ========================================================================= */
- /* UVH_SCRATCH5 */
- /* ========================================================================= */
- #define UVH_SCRATCH5 0x2d0200UL
- #define UVH_SCRATCH5_32 0x778
- #define UVH_SCRATCH5_SCRATCH5_SHFT 0
- #define UVH_SCRATCH5_SCRATCH5_MASK 0xffffffffffffffffUL
- union uvh_scratch5_u {
- unsigned long v;
- struct uvh_scratch5_s {
- unsigned long scratch5:64; /* RW, W1CS */
- } s;
- };
- /* ========================================================================= */
- /* UV2H_EVENT_OCCURRED2 */
- /* ========================================================================= */
- #define UV2H_EVENT_OCCURRED2 0x70100UL
- #define UV2H_EVENT_OCCURRED2_32 0xb68
- #define UV2H_EVENT_OCCURRED2_RTC_0_SHFT 0
- #define UV2H_EVENT_OCCURRED2_RTC_1_SHFT 1
- #define UV2H_EVENT_OCCURRED2_RTC_2_SHFT 2
- #define UV2H_EVENT_OCCURRED2_RTC_3_SHFT 3
- #define UV2H_EVENT_OCCURRED2_RTC_4_SHFT 4
- #define UV2H_EVENT_OCCURRED2_RTC_5_SHFT 5
- #define UV2H_EVENT_OCCURRED2_RTC_6_SHFT 6
- #define UV2H_EVENT_OCCURRED2_RTC_7_SHFT 7
- #define UV2H_EVENT_OCCURRED2_RTC_8_SHFT 8
- #define UV2H_EVENT_OCCURRED2_RTC_9_SHFT 9
- #define UV2H_EVENT_OCCURRED2_RTC_10_SHFT 10
- #define UV2H_EVENT_OCCURRED2_RTC_11_SHFT 11
- #define UV2H_EVENT_OCCURRED2_RTC_12_SHFT 12
- #define UV2H_EVENT_OCCURRED2_RTC_13_SHFT 13
- #define UV2H_EVENT_OCCURRED2_RTC_14_SHFT 14
- #define UV2H_EVENT_OCCURRED2_RTC_15_SHFT 15
- #define UV2H_EVENT_OCCURRED2_RTC_16_SHFT 16
- #define UV2H_EVENT_OCCURRED2_RTC_17_SHFT 17
- #define UV2H_EVENT_OCCURRED2_RTC_18_SHFT 18
- #define UV2H_EVENT_OCCURRED2_RTC_19_SHFT 19
- #define UV2H_EVENT_OCCURRED2_RTC_20_SHFT 20
- #define UV2H_EVENT_OCCURRED2_RTC_21_SHFT 21
- #define UV2H_EVENT_OCCURRED2_RTC_22_SHFT 22
- #define UV2H_EVENT_OCCURRED2_RTC_23_SHFT 23
- #define UV2H_EVENT_OCCURRED2_RTC_24_SHFT 24
- #define UV2H_EVENT_OCCURRED2_RTC_25_SHFT 25
- #define UV2H_EVENT_OCCURRED2_RTC_26_SHFT 26
- #define UV2H_EVENT_OCCURRED2_RTC_27_SHFT 27
- #define UV2H_EVENT_OCCURRED2_RTC_28_SHFT 28
- #define UV2H_EVENT_OCCURRED2_RTC_29_SHFT 29
- #define UV2H_EVENT_OCCURRED2_RTC_30_SHFT 30
- #define UV2H_EVENT_OCCURRED2_RTC_31_SHFT 31
- #define UV2H_EVENT_OCCURRED2_RTC_0_MASK 0x0000000000000001UL
- #define UV2H_EVENT_OCCURRED2_RTC_1_MASK 0x0000000000000002UL
- #define UV2H_EVENT_OCCURRED2_RTC_2_MASK 0x0000000000000004UL
- #define UV2H_EVENT_OCCURRED2_RTC_3_MASK 0x0000000000000008UL
- #define UV2H_EVENT_OCCURRED2_RTC_4_MASK 0x0000000000000010UL
- #define UV2H_EVENT_OCCURRED2_RTC_5_MASK 0x0000000000000020UL
- #define UV2H_EVENT_OCCURRED2_RTC_6_MASK 0x0000000000000040UL
- #define UV2H_EVENT_OCCURRED2_RTC_7_MASK 0x0000000000000080UL
- #define UV2H_EVENT_OCCURRED2_RTC_8_MASK 0x0000000000000100UL
- #define UV2H_EVENT_OCCURRED2_RTC_9_MASK 0x0000000000000200UL
- #define UV2H_EVENT_OCCURRED2_RTC_10_MASK 0x0000000000000400UL
- #define UV2H_EVENT_OCCURRED2_RTC_11_MASK 0x0000000000000800UL
- #define UV2H_EVENT_OCCURRED2_RTC_12_MASK 0x0000000000001000UL
- #define UV2H_EVENT_OCCURRED2_RTC_13_MASK 0x0000000000002000UL
- #define UV2H_EVENT_OCCURRED2_RTC_14_MASK 0x0000000000004000UL
- #define UV2H_EVENT_OCCURRED2_RTC_15_MASK 0x0000000000008000UL
- #define UV2H_EVENT_OCCURRED2_RTC_16_MASK 0x0000000000010000UL
- #define UV2H_EVENT_OCCURRED2_RTC_17_MASK 0x0000000000020000UL
- #define UV2H_EVENT_OCCURRED2_RTC_18_MASK 0x0000000000040000UL
- #define UV2H_EVENT_OCCURRED2_RTC_19_MASK 0x0000000000080000UL
- #define UV2H_EVENT_OCCURRED2_RTC_20_MASK 0x0000000000100000UL
- #define UV2H_EVENT_OCCURRED2_RTC_21_MASK 0x0000000000200000UL
- #define UV2H_EVENT_OCCURRED2_RTC_22_MASK 0x0000000000400000UL
- #define UV2H_EVENT_OCCURRED2_RTC_23_MASK 0x0000000000800000UL
- #define UV2H_EVENT_OCCURRED2_RTC_24_MASK 0x0000000001000000UL
- #define UV2H_EVENT_OCCURRED2_RTC_25_MASK 0x0000000002000000UL
- #define UV2H_EVENT_OCCURRED2_RTC_26_MASK 0x0000000004000000UL
- #define UV2H_EVENT_OCCURRED2_RTC_27_MASK 0x0000000008000000UL
- #define UV2H_EVENT_OCCURRED2_RTC_28_MASK 0x0000000010000000UL
- #define UV2H_EVENT_OCCURRED2_RTC_29_MASK 0x0000000020000000UL
- #define UV2H_EVENT_OCCURRED2_RTC_30_MASK 0x0000000040000000UL
- #define UV2H_EVENT_OCCURRED2_RTC_31_MASK 0x0000000080000000UL
- union uv2h_event_occurred2_u {
- unsigned long v;
- struct uv2h_event_occurred2_s {
- unsigned long rtc_0:1; /* RW */
- unsigned long rtc_1:1; /* RW */
- unsigned long rtc_2:1; /* RW */
- unsigned long rtc_3:1; /* RW */
- unsigned long rtc_4:1; /* RW */
- unsigned long rtc_5:1; /* RW */
- unsigned long rtc_6:1; /* RW */
- unsigned long rtc_7:1; /* RW */
- unsigned long rtc_8:1; /* RW */
- unsigned long rtc_9:1; /* RW */
- unsigned long rtc_10:1; /* RW */
- unsigned long rtc_11:1; /* RW */
- unsigned long rtc_12:1; /* RW */
- unsigned long rtc_13:1; /* RW */
- unsigned long rtc_14:1; /* RW */
- unsigned long rtc_15:1; /* RW */
- unsigned long rtc_16:1; /* RW */
- unsigned long rtc_17:1; /* RW */
- unsigned long rtc_18:1; /* RW */
- unsigned long rtc_19:1; /* RW */
- unsigned long rtc_20:1; /* RW */
- unsigned long rtc_21:1; /* RW */
- unsigned long rtc_22:1; /* RW */
- unsigned long rtc_23:1; /* RW */
- unsigned long rtc_24:1; /* RW */
- unsigned long rtc_25:1; /* RW */
- unsigned long rtc_26:1; /* RW */
- unsigned long rtc_27:1; /* RW */
- unsigned long rtc_28:1; /* RW */
- unsigned long rtc_29:1; /* RW */
- unsigned long rtc_30:1; /* RW */
- unsigned long rtc_31:1; /* RW */
- unsigned long rsvd_32_63:32;
- } s1;
- };
- /* ========================================================================= */
- /* UV2H_EVENT_OCCURRED2_ALIAS */
- /* ========================================================================= */
- #define UV2H_EVENT_OCCURRED2_ALIAS 0x70108UL
- #define UV2H_EVENT_OCCURRED2_ALIAS_32 0xb70
- /* ========================================================================= */
- /* UV2H_LB_BAU_SB_ACTIVATION_STATUS_2 */
- /* ========================================================================= */
- #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2 0x320130UL
- #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_32 0x9f0
- #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_SHFT 0
- #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_MASK 0xffffffffffffffffUL
- union uv2h_lb_bau_sb_activation_status_2_u {
- unsigned long v;
- struct uv2h_lb_bau_sb_activation_status_2_s {
- unsigned long aux_error:64; /* RW */
- } s1;
- };
- /* ========================================================================= */
- /* UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK */
- /* ========================================================================= */
- #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK 0x320130UL
- #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_32 0x9f0
- #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_SHFT 0
- #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_MASK 0x00000000ffffffffUL
- union uv1h_lb_target_physical_apic_id_mask_u {
- unsigned long v;
- struct uv1h_lb_target_physical_apic_id_mask_s {
- unsigned long bit_enables:32; /* RW */
- unsigned long rsvd_32_63:32;
- } s1;
- };
- #endif /* _ASM_X86_UV_UV_MMRS_H */
|