perf_event.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. #ifndef _ASM_X86_PERF_EVENT_H
  2. #define _ASM_X86_PERF_EVENT_H
  3. /*
  4. * Performance event hw details:
  5. */
  6. #define X86_PMC_MAX_GENERIC 32
  7. #define X86_PMC_MAX_FIXED 3
  8. #define X86_PMC_IDX_GENERIC 0
  9. #define X86_PMC_IDX_FIXED 32
  10. #define X86_PMC_IDX_MAX 64
  11. #define MSR_ARCH_PERFMON_PERFCTR0 0xc1
  12. #define MSR_ARCH_PERFMON_PERFCTR1 0xc2
  13. #define MSR_ARCH_PERFMON_EVENTSEL0 0x186
  14. #define MSR_ARCH_PERFMON_EVENTSEL1 0x187
  15. #define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL
  16. #define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL
  17. #define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16)
  18. #define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17)
  19. #define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18)
  20. #define ARCH_PERFMON_EVENTSEL_PIN_CONTROL (1ULL << 19)
  21. #define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20)
  22. #define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21)
  23. #define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22)
  24. #define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23)
  25. #define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL
  26. #define AMD_PERFMON_EVENTSEL_GUESTONLY (1ULL << 40)
  27. #define AMD_PERFMON_EVENTSEL_HOSTONLY (1ULL << 41)
  28. #define AMD64_EVENTSEL_EVENT \
  29. (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32))
  30. #define INTEL_ARCH_EVENT_MASK \
  31. (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT)
  32. #define X86_RAW_EVENT_MASK \
  33. (ARCH_PERFMON_EVENTSEL_EVENT | \
  34. ARCH_PERFMON_EVENTSEL_UMASK | \
  35. ARCH_PERFMON_EVENTSEL_EDGE | \
  36. ARCH_PERFMON_EVENTSEL_INV | \
  37. ARCH_PERFMON_EVENTSEL_CMASK)
  38. #define AMD64_RAW_EVENT_MASK \
  39. (X86_RAW_EVENT_MASK | \
  40. AMD64_EVENTSEL_EVENT)
  41. #define AMD64_NUM_COUNTERS 4
  42. #define AMD64_NUM_COUNTERS_F15H 6
  43. #define AMD64_NUM_COUNTERS_MAX AMD64_NUM_COUNTERS_F15H
  44. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
  45. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
  46. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
  47. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
  48. (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
  49. #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
  50. #define ARCH_PERFMON_EVENTS_COUNT 7
  51. /*
  52. * Intel "Architectural Performance Monitoring" CPUID
  53. * detection/enumeration details:
  54. */
  55. union cpuid10_eax {
  56. struct {
  57. unsigned int version_id:8;
  58. unsigned int num_counters:8;
  59. unsigned int bit_width:8;
  60. unsigned int mask_length:8;
  61. } split;
  62. unsigned int full;
  63. };
  64. union cpuid10_ebx {
  65. struct {
  66. unsigned int no_unhalted_core_cycles:1;
  67. unsigned int no_instructions_retired:1;
  68. unsigned int no_unhalted_reference_cycles:1;
  69. unsigned int no_llc_reference:1;
  70. unsigned int no_llc_misses:1;
  71. unsigned int no_branch_instruction_retired:1;
  72. unsigned int no_branch_misses_retired:1;
  73. } split;
  74. unsigned int full;
  75. };
  76. union cpuid10_edx {
  77. struct {
  78. unsigned int num_counters_fixed:5;
  79. unsigned int bit_width_fixed:8;
  80. unsigned int reserved:19;
  81. } split;
  82. unsigned int full;
  83. };
  84. struct x86_pmu_capability {
  85. int version;
  86. int num_counters_gp;
  87. int num_counters_fixed;
  88. int bit_width_gp;
  89. int bit_width_fixed;
  90. unsigned int events_mask;
  91. int events_mask_len;
  92. };
  93. /*
  94. * Fixed-purpose performance events:
  95. */
  96. /*
  97. * All 3 fixed-mode PMCs are configured via this single MSR:
  98. */
  99. #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
  100. /*
  101. * The counts are available in three separate MSRs:
  102. */
  103. /* Instr_Retired.Any: */
  104. #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
  105. #define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
  106. /* CPU_CLK_Unhalted.Core: */
  107. #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
  108. #define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
  109. /* CPU_CLK_Unhalted.Ref: */
  110. #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
  111. #define X86_PMC_IDX_FIXED_REF_CYCLES (X86_PMC_IDX_FIXED + 2)
  112. #define X86_PMC_MSK_FIXED_REF_CYCLES (1ULL << X86_PMC_IDX_FIXED_REF_CYCLES)
  113. /*
  114. * We model BTS tracing as another fixed-mode PMC.
  115. *
  116. * We choose a value in the middle of the fixed event range, since lower
  117. * values are used by actual fixed events and higher values are used
  118. * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
  119. */
  120. #define X86_PMC_IDX_FIXED_BTS (X86_PMC_IDX_FIXED + 16)
  121. /*
  122. * IBS cpuid feature detection
  123. */
  124. #define IBS_CPUID_FEATURES 0x8000001b
  125. /*
  126. * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
  127. * bit 0 is used to indicate the existence of IBS.
  128. */
  129. #define IBS_CAPS_AVAIL (1U<<0)
  130. #define IBS_CAPS_FETCHSAM (1U<<1)
  131. #define IBS_CAPS_OPSAM (1U<<2)
  132. #define IBS_CAPS_RDWROPCNT (1U<<3)
  133. #define IBS_CAPS_OPCNT (1U<<4)
  134. #define IBS_CAPS_BRNTRGT (1U<<5)
  135. #define IBS_CAPS_OPCNTEXT (1U<<6)
  136. #define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \
  137. | IBS_CAPS_FETCHSAM \
  138. | IBS_CAPS_OPSAM)
  139. /*
  140. * IBS APIC setup
  141. */
  142. #define IBSCTL 0x1cc
  143. #define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
  144. #define IBSCTL_LVT_OFFSET_MASK 0x0F
  145. /* IbsFetchCtl bits/masks */
  146. #define IBS_FETCH_RAND_EN (1ULL<<57)
  147. #define IBS_FETCH_VAL (1ULL<<49)
  148. #define IBS_FETCH_ENABLE (1ULL<<48)
  149. #define IBS_FETCH_CNT 0xFFFF0000ULL
  150. #define IBS_FETCH_MAX_CNT 0x0000FFFFULL
  151. /* IbsOpCtl bits */
  152. #define IBS_OP_CNT_CTL (1ULL<<19)
  153. #define IBS_OP_VAL (1ULL<<18)
  154. #define IBS_OP_ENABLE (1ULL<<17)
  155. #define IBS_OP_MAX_CNT 0x0000FFFFULL
  156. #define IBS_OP_MAX_CNT_EXT 0x007FFFFFULL /* not a register bit mask */
  157. extern u32 get_ibs_caps(void);
  158. #ifdef CONFIG_PERF_EVENTS
  159. extern void perf_events_lapic_init(void);
  160. /*
  161. * Abuse bit 3 of the cpu eflags register to indicate proper PEBS IP fixups.
  162. * This flag is otherwise unused and ABI specified to be 0, so nobody should
  163. * care what we do with it.
  164. */
  165. #define PERF_EFLAGS_EXACT (1UL << 3)
  166. struct pt_regs;
  167. extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
  168. extern unsigned long perf_misc_flags(struct pt_regs *regs);
  169. #define perf_misc_flags(regs) perf_misc_flags(regs)
  170. #include <asm/stacktrace.h>
  171. /*
  172. * We abuse bit 3 from flags to pass exact information, see perf_misc_flags
  173. * and the comment with PERF_EFLAGS_EXACT.
  174. */
  175. #define perf_arch_fetch_caller_regs(regs, __ip) { \
  176. (regs)->ip = (__ip); \
  177. (regs)->bp = caller_frame_pointer(); \
  178. (regs)->cs = __KERNEL_CS; \
  179. regs->flags = 0; \
  180. asm volatile( \
  181. _ASM_MOV "%%"_ASM_SP ", %0\n" \
  182. : "=m" ((regs)->sp) \
  183. :: "memory" \
  184. ); \
  185. }
  186. struct perf_guest_switch_msr {
  187. unsigned msr;
  188. u64 host, guest;
  189. };
  190. extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr);
  191. extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap);
  192. #else
  193. static inline perf_guest_switch_msr *perf_guest_get_msrs(int *nr)
  194. {
  195. *nr = 0;
  196. return NULL;
  197. }
  198. static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
  199. {
  200. memset(cap, 0, sizeof(*cap));
  201. }
  202. static inline void perf_events_lapic_init(void) { }
  203. #endif
  204. #if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_AMD)
  205. extern void amd_pmu_enable_virt(void);
  206. extern void amd_pmu_disable_virt(void);
  207. #else
  208. static inline void amd_pmu_enable_virt(void) { }
  209. static inline void amd_pmu_disable_virt(void) { }
  210. #endif
  211. #endif /* _ASM_X86_PERF_EVENT_H */