pci_x86.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * Low-Level PCI Access for i386 machines.
  3. *
  4. * (c) 1999 Martin Mares <mj@ucw.cz>
  5. */
  6. #undef DEBUG
  7. #ifdef DEBUG
  8. #define DBG(x...) printk(x)
  9. #else
  10. #define DBG(x...)
  11. #endif
  12. #define PCI_PROBE_BIOS 0x0001
  13. #define PCI_PROBE_CONF1 0x0002
  14. #define PCI_PROBE_CONF2 0x0004
  15. #define PCI_PROBE_MMCONF 0x0008
  16. #define PCI_PROBE_MASK 0x000f
  17. #define PCI_PROBE_NOEARLY 0x0010
  18. #define PCI_NO_CHECKS 0x0400
  19. #define PCI_USE_PIRQ_MASK 0x0800
  20. #define PCI_ASSIGN_ROMS 0x1000
  21. #define PCI_BIOS_IRQ_SCAN 0x2000
  22. #define PCI_ASSIGN_ALL_BUSSES 0x4000
  23. #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
  24. #define PCI_USE__CRS 0x10000
  25. #define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
  26. #define PCI_HAS_IO_ECS 0x40000
  27. #define PCI_NOASSIGN_ROMS 0x80000
  28. #define PCI_ROOT_NO_CRS 0x100000
  29. #define PCI_NOASSIGN_BARS 0x200000
  30. extern unsigned int pci_probe;
  31. extern unsigned long pirq_table_addr;
  32. enum pci_bf_sort_state {
  33. pci_bf_sort_default,
  34. pci_force_nobf,
  35. pci_force_bf,
  36. pci_dmi_bf,
  37. };
  38. /* pci-i386.c */
  39. void pcibios_resource_survey(void);
  40. void pcibios_set_cache_line_size(void);
  41. /* pci-pc.c */
  42. extern int pcibios_last_bus;
  43. extern struct pci_bus *pci_root_bus;
  44. extern struct pci_ops pci_root_ops;
  45. void pcibios_scan_specific_bus(int busn);
  46. /* pci-irq.c */
  47. struct irq_info {
  48. u8 bus, devfn; /* Bus, device and function */
  49. struct {
  50. u8 link; /* IRQ line ID, chipset dependent,
  51. 0 = not routed */
  52. u16 bitmap; /* Available IRQs */
  53. } __attribute__((packed)) irq[4];
  54. u8 slot; /* Slot number, 0=onboard */
  55. u8 rfu;
  56. } __attribute__((packed));
  57. struct irq_routing_table {
  58. u32 signature; /* PIRQ_SIGNATURE should be here */
  59. u16 version; /* PIRQ_VERSION */
  60. u16 size; /* Table size in bytes */
  61. u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
  62. u16 exclusive_irqs; /* IRQs devoted exclusively to
  63. PCI usage */
  64. u16 rtr_vendor, rtr_device; /* Vendor and device ID of
  65. interrupt router */
  66. u32 miniport_data; /* Crap */
  67. u8 rfu[11];
  68. u8 checksum; /* Modulo 256 checksum must give 0 */
  69. struct irq_info slots[0];
  70. } __attribute__((packed));
  71. extern unsigned int pcibios_irq_mask;
  72. extern raw_spinlock_t pci_config_lock;
  73. extern int (*pcibios_enable_irq)(struct pci_dev *dev);
  74. extern void (*pcibios_disable_irq)(struct pci_dev *dev);
  75. struct pci_raw_ops {
  76. int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
  77. int reg, int len, u32 *val);
  78. int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
  79. int reg, int len, u32 val);
  80. };
  81. extern const struct pci_raw_ops *raw_pci_ops;
  82. extern const struct pci_raw_ops *raw_pci_ext_ops;
  83. extern const struct pci_raw_ops pci_direct_conf1;
  84. extern bool port_cf9_safe;
  85. /* arch_initcall level */
  86. extern int pci_direct_probe(void);
  87. extern void pci_direct_init(int type);
  88. extern void pci_pcbios_init(void);
  89. extern void __init dmi_check_pciprobe(void);
  90. extern void __init dmi_check_skip_isa_align(void);
  91. /* some common used subsys_initcalls */
  92. extern int __init pci_acpi_init(void);
  93. extern void __init pcibios_irq_init(void);
  94. extern int __init pcibios_init(void);
  95. extern int pci_legacy_init(void);
  96. extern void pcibios_fixup_irqs(void);
  97. /* pci-mmconfig.c */
  98. /* "PCI MMCONFIG %04x [bus %02x-%02x]" */
  99. #define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
  100. struct pci_mmcfg_region {
  101. struct list_head list;
  102. struct resource res;
  103. u64 address;
  104. char __iomem *virt;
  105. u16 segment;
  106. u8 start_bus;
  107. u8 end_bus;
  108. char name[PCI_MMCFG_RESOURCE_NAME_LEN];
  109. };
  110. extern int __init pci_mmcfg_arch_init(void);
  111. extern void __init pci_mmcfg_arch_free(void);
  112. extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
  113. extern struct list_head pci_mmcfg_list;
  114. #define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
  115. /*
  116. * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
  117. * on their northbrige except through the * %eax register. As such, you MUST
  118. * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
  119. * accessor functions.
  120. * In fact just use pci_config_*, nothing else please.
  121. */
  122. static inline unsigned char mmio_config_readb(void __iomem *pos)
  123. {
  124. u8 val;
  125. asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
  126. return val;
  127. }
  128. static inline unsigned short mmio_config_readw(void __iomem *pos)
  129. {
  130. u16 val;
  131. asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
  132. return val;
  133. }
  134. static inline unsigned int mmio_config_readl(void __iomem *pos)
  135. {
  136. u32 val;
  137. asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
  138. return val;
  139. }
  140. static inline void mmio_config_writeb(void __iomem *pos, u8 val)
  141. {
  142. asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
  143. }
  144. static inline void mmio_config_writew(void __iomem *pos, u16 val)
  145. {
  146. asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
  147. }
  148. static inline void mmio_config_writel(void __iomem *pos, u32 val)
  149. {
  150. asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
  151. }
  152. #ifdef CONFIG_PCI
  153. # ifdef CONFIG_ACPI
  154. # define x86_default_pci_init pci_acpi_init
  155. # else
  156. # define x86_default_pci_init pci_legacy_init
  157. # endif
  158. # define x86_default_pci_init_irq pcibios_irq_init
  159. # define x86_default_pci_fixup_irqs pcibios_fixup_irqs
  160. #else
  161. # define x86_default_pci_init NULL
  162. # define x86_default_pci_init_irq NULL
  163. # define x86_default_pci_fixup_irqs NULL
  164. #endif