mrst.h 2.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /*
  2. * mrst.h: Intel Moorestown platform specific setup code
  3. *
  4. * (C) Copyright 2009 Intel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; version 2
  9. * of the License.
  10. */
  11. #ifndef _ASM_X86_MRST_H
  12. #define _ASM_X86_MRST_H
  13. #include <linux/sfi.h>
  14. extern int pci_mrst_init(void);
  15. extern int __init sfi_parse_mrtc(struct sfi_table_header *table);
  16. extern int sfi_mrtc_num;
  17. extern struct sfi_rtc_table_entry sfi_mrtc_array[];
  18. /*
  19. * Medfield is the follow-up of Moorestown, it combines two chip solution into
  20. * one. Other than that it also added always-on and constant tsc and lapic
  21. * timers. Medfield is the platform name, and the chip name is called Penwell
  22. * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
  23. * identified via MSRs.
  24. */
  25. enum mrst_cpu_type {
  26. /* 1 was Moorestown */
  27. MRST_CPU_CHIP_PENWELL = 2,
  28. };
  29. extern enum mrst_cpu_type __mrst_cpu_chip;
  30. #ifdef CONFIG_X86_INTEL_MID
  31. static inline enum mrst_cpu_type mrst_identify_cpu(void)
  32. {
  33. return __mrst_cpu_chip;
  34. }
  35. #else /* !CONFIG_X86_INTEL_MID */
  36. #define mrst_identify_cpu() (0)
  37. #endif /* !CONFIG_X86_INTEL_MID */
  38. enum mrst_timer_options {
  39. MRST_TIMER_DEFAULT,
  40. MRST_TIMER_APBT_ONLY,
  41. MRST_TIMER_LAPIC_APBT,
  42. };
  43. extern enum mrst_timer_options mrst_timer_options;
  44. /*
  45. * Penwell uses spread spectrum clock, so the freq number is not exactly
  46. * the same as reported by MSR based on SDM.
  47. */
  48. #define PENWELL_FSB_FREQ_83SKU 83200
  49. #define PENWELL_FSB_FREQ_100SKU 99840
  50. #define SFI_MTMR_MAX_NUM 8
  51. #define SFI_MRTC_MAX 8
  52. extern struct console early_mrst_console;
  53. extern void mrst_early_console_init(void);
  54. extern struct console early_hsu_console;
  55. extern void hsu_early_console_init(const char *);
  56. extern void intel_scu_devices_create(void);
  57. extern void intel_scu_devices_destroy(void);
  58. /* VRTC timer */
  59. #define MRST_VRTC_MAP_SZ (1024)
  60. /*#define MRST_VRTC_PGOFFSET (0xc00) */
  61. extern void mrst_rtc_init(void);
  62. #endif /* _ASM_X86_MRST_H */