apic.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/cpumask.h>
  4. #include <linux/pm.h>
  5. #include <asm/alternative.h>
  6. #include <asm/cpufeature.h>
  7. #include <asm/processor.h>
  8. #include <asm/apicdef.h>
  9. #include <linux/atomic.h>
  10. #include <asm/fixmap.h>
  11. #include <asm/mpspec.h>
  12. #include <asm/msr.h>
  13. #define ARCH_APICTIMER_STOPS_ON_C3 1
  14. /*
  15. * Debugging macros
  16. */
  17. #define APIC_QUIET 0
  18. #define APIC_VERBOSE 1
  19. #define APIC_DEBUG 2
  20. /*
  21. * Define the default level of output to be very little
  22. * This can be turned up by using apic=verbose for more
  23. * information and apic=debug for _lots_ of information.
  24. * apic_verbosity is defined in apic.c
  25. */
  26. #define apic_printk(v, s, a...) do { \
  27. if ((v) <= apic_verbosity) \
  28. printk(s, ##a); \
  29. } while (0)
  30. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  31. extern void generic_apic_probe(void);
  32. #else
  33. static inline void generic_apic_probe(void)
  34. {
  35. }
  36. #endif
  37. #ifdef CONFIG_X86_LOCAL_APIC
  38. extern unsigned int apic_verbosity;
  39. extern int local_apic_timer_c2_ok;
  40. extern int disable_apic;
  41. extern unsigned int lapic_timer_frequency;
  42. #ifdef CONFIG_SMP
  43. extern void __inquire_remote_apic(int apicid);
  44. #else /* CONFIG_SMP */
  45. static inline void __inquire_remote_apic(int apicid)
  46. {
  47. }
  48. #endif /* CONFIG_SMP */
  49. static inline void default_inquire_remote_apic(int apicid)
  50. {
  51. if (apic_verbosity >= APIC_DEBUG)
  52. __inquire_remote_apic(apicid);
  53. }
  54. /*
  55. * With 82489DX we can't rely on apic feature bit
  56. * retrieved via cpuid but still have to deal with
  57. * such an apic chip so we assume that SMP configuration
  58. * is found from MP table (64bit case uses ACPI mostly
  59. * which set smp presence flag as well so we are safe
  60. * to use this helper too).
  61. */
  62. static inline bool apic_from_smp_config(void)
  63. {
  64. return smp_found_config && !disable_apic;
  65. }
  66. /*
  67. * Basic functions accessing APICs.
  68. */
  69. #ifdef CONFIG_PARAVIRT
  70. #include <asm/paravirt.h>
  71. #endif
  72. #ifdef CONFIG_X86_64
  73. extern int is_vsmp_box(void);
  74. #else
  75. static inline int is_vsmp_box(void)
  76. {
  77. return 0;
  78. }
  79. #endif
  80. extern void xapic_wait_icr_idle(void);
  81. extern u32 safe_xapic_wait_icr_idle(void);
  82. extern void xapic_icr_write(u32, u32);
  83. extern int setup_profiling_timer(unsigned int);
  84. static inline void native_apic_mem_write(u32 reg, u32 v)
  85. {
  86. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  87. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  88. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  89. ASM_OUTPUT2("0" (v), "m" (*addr)));
  90. }
  91. static inline u32 native_apic_mem_read(u32 reg)
  92. {
  93. return *((volatile u32 *)(APIC_BASE + reg));
  94. }
  95. extern void native_apic_wait_icr_idle(void);
  96. extern u32 native_safe_apic_wait_icr_idle(void);
  97. extern void native_apic_icr_write(u32 low, u32 id);
  98. extern u64 native_apic_icr_read(void);
  99. extern int x2apic_mode;
  100. #ifdef CONFIG_X86_X2APIC
  101. /*
  102. * Make previous memory operations globally visible before
  103. * sending the IPI through x2apic wrmsr. We need a serializing instruction or
  104. * mfence for this.
  105. */
  106. static inline void x2apic_wrmsr_fence(void)
  107. {
  108. asm volatile("mfence" : : : "memory");
  109. }
  110. static inline void native_apic_msr_write(u32 reg, u32 v)
  111. {
  112. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  113. reg == APIC_LVR)
  114. return;
  115. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  116. }
  117. static inline u32 native_apic_msr_read(u32 reg)
  118. {
  119. u64 msr;
  120. if (reg == APIC_DFR)
  121. return -1;
  122. rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
  123. return (u32)msr;
  124. }
  125. static inline void native_x2apic_wait_icr_idle(void)
  126. {
  127. /* no need to wait for icr idle in x2apic */
  128. return;
  129. }
  130. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  131. {
  132. /* no need to wait for icr idle in x2apic */
  133. return 0;
  134. }
  135. static inline void native_x2apic_icr_write(u32 low, u32 id)
  136. {
  137. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  138. }
  139. static inline u64 native_x2apic_icr_read(void)
  140. {
  141. unsigned long val;
  142. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  143. return val;
  144. }
  145. extern int x2apic_phys;
  146. extern int x2apic_preenabled;
  147. extern void check_x2apic(void);
  148. extern void enable_x2apic(void);
  149. extern void x2apic_icr_write(u32 low, u32 id);
  150. static inline int x2apic_enabled(void)
  151. {
  152. u64 msr;
  153. if (!cpu_has_x2apic)
  154. return 0;
  155. rdmsrl(MSR_IA32_APICBASE, msr);
  156. if (msr & X2APIC_ENABLE)
  157. return 1;
  158. return 0;
  159. }
  160. #define x2apic_supported() (cpu_has_x2apic)
  161. static inline void x2apic_force_phys(void)
  162. {
  163. x2apic_phys = 1;
  164. }
  165. #else
  166. static inline void disable_x2apic(void)
  167. {
  168. }
  169. static inline void check_x2apic(void)
  170. {
  171. }
  172. static inline void enable_x2apic(void)
  173. {
  174. }
  175. static inline int x2apic_enabled(void)
  176. {
  177. return 0;
  178. }
  179. static inline void x2apic_force_phys(void)
  180. {
  181. }
  182. #define nox2apic 0
  183. #define x2apic_preenabled 0
  184. #define x2apic_supported() 0
  185. #endif
  186. extern void enable_IR_x2apic(void);
  187. extern int get_physical_broadcast(void);
  188. extern int lapic_get_maxlvt(void);
  189. extern void clear_local_APIC(void);
  190. extern void connect_bsp_APIC(void);
  191. extern void disconnect_bsp_APIC(int virt_wire_setup);
  192. extern void disable_local_APIC(void);
  193. extern void lapic_shutdown(void);
  194. extern int verify_local_APIC(void);
  195. extern void sync_Arb_IDs(void);
  196. extern void init_bsp_APIC(void);
  197. extern void setup_local_APIC(void);
  198. extern void end_local_APIC_setup(void);
  199. extern void bsp_end_local_APIC_setup(void);
  200. extern void init_apic_mappings(void);
  201. void register_lapic_address(unsigned long address);
  202. extern void setup_boot_APIC_clock(void);
  203. extern void setup_secondary_APIC_clock(void);
  204. extern int APIC_init_uniprocessor(void);
  205. extern int apic_force_enable(unsigned long addr);
  206. /*
  207. * On 32bit this is mach-xxx local
  208. */
  209. #ifdef CONFIG_X86_64
  210. extern int apic_is_clustered_box(void);
  211. #else
  212. static inline int apic_is_clustered_box(void)
  213. {
  214. return 0;
  215. }
  216. #endif
  217. extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
  218. #else /* !CONFIG_X86_LOCAL_APIC */
  219. static inline void lapic_shutdown(void) { }
  220. #define local_apic_timer_c2_ok 1
  221. static inline void init_apic_mappings(void) { }
  222. static inline void disable_local_APIC(void) { }
  223. # define setup_boot_APIC_clock x86_init_noop
  224. # define setup_secondary_APIC_clock x86_init_noop
  225. #endif /* !CONFIG_X86_LOCAL_APIC */
  226. #ifdef CONFIG_X86_64
  227. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  228. #else
  229. #endif
  230. /*
  231. * Copyright 2004 James Cleverdon, IBM.
  232. * Subject to the GNU Public License, v.2
  233. *
  234. * Generic APIC sub-arch data struct.
  235. *
  236. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  237. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  238. * James Cleverdon.
  239. */
  240. struct apic {
  241. char *name;
  242. int (*probe)(void);
  243. int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
  244. int (*apic_id_valid)(int apicid);
  245. int (*apic_id_registered)(void);
  246. u32 irq_delivery_mode;
  247. u32 irq_dest_mode;
  248. const struct cpumask *(*target_cpus)(void);
  249. int disable_esr;
  250. int dest_logical;
  251. unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
  252. unsigned long (*check_apicid_present)(int apicid);
  253. void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
  254. void (*init_apic_ldr)(void);
  255. void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
  256. void (*setup_apic_routing)(void);
  257. int (*multi_timer_check)(int apic, int irq);
  258. int (*cpu_present_to_apicid)(int mps_cpu);
  259. void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
  260. void (*setup_portio_remap)(void);
  261. int (*check_phys_apicid_present)(int phys_apicid);
  262. void (*enable_apic_mode)(void);
  263. int (*phys_pkg_id)(int cpuid_apic, int index_msb);
  264. /*
  265. * When one of the next two hooks returns 1 the apic
  266. * is switched to this. Essentially they are additional
  267. * probe functions:
  268. */
  269. int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
  270. unsigned int (*get_apic_id)(unsigned long x);
  271. unsigned long (*set_apic_id)(unsigned int id);
  272. unsigned long apic_id_mask;
  273. unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
  274. unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
  275. const struct cpumask *andmask);
  276. /* ipi */
  277. void (*send_IPI_mask)(const struct cpumask *mask, int vector);
  278. void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
  279. int vector);
  280. void (*send_IPI_allbutself)(int vector);
  281. void (*send_IPI_all)(int vector);
  282. void (*send_IPI_self)(int vector);
  283. /* wakeup_secondary_cpu */
  284. int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
  285. int trampoline_phys_low;
  286. int trampoline_phys_high;
  287. void (*wait_for_init_deassert)(atomic_t *deassert);
  288. void (*smp_callin_clear_local_apic)(void);
  289. void (*inquire_remote_apic)(int apicid);
  290. /* apic ops */
  291. u32 (*read)(u32 reg);
  292. void (*write)(u32 reg, u32 v);
  293. u64 (*icr_read)(void);
  294. void (*icr_write)(u32 low, u32 high);
  295. void (*wait_icr_idle)(void);
  296. u32 (*safe_wait_icr_idle)(void);
  297. #ifdef CONFIG_X86_32
  298. /*
  299. * Called very early during boot from get_smp_config(). It should
  300. * return the logical apicid. x86_[bios]_cpu_to_apicid is
  301. * initialized before this function is called.
  302. *
  303. * If logical apicid can't be determined that early, the function
  304. * may return BAD_APICID. Logical apicid will be configured after
  305. * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
  306. * won't be applied properly during early boot in this case.
  307. */
  308. int (*x86_32_early_logical_apicid)(int cpu);
  309. /*
  310. * Optional method called from setup_local_APIC() after logical
  311. * apicid is guaranteed to be known to initialize apicid -> node
  312. * mapping if NUMA initialization hasn't done so already. Don't
  313. * add new users.
  314. */
  315. int (*x86_32_numa_cpu_node)(int cpu);
  316. #endif
  317. };
  318. /*
  319. * Pointer to the local APIC driver in use on this system (there's
  320. * always just one such driver in use - the kernel decides via an
  321. * early probing process which one it picks - and then sticks to it):
  322. */
  323. extern struct apic *apic;
  324. /*
  325. * APIC drivers are probed based on how they are listed in the .apicdrivers
  326. * section. So the order is important and enforced by the ordering
  327. * of different apic driver files in the Makefile.
  328. *
  329. * For the files having two apic drivers, we use apic_drivers()
  330. * to enforce the order with in them.
  331. */
  332. #define apic_driver(sym) \
  333. static struct apic *__apicdrivers_##sym __used \
  334. __aligned(sizeof(struct apic *)) \
  335. __section(.apicdrivers) = { &sym }
  336. #define apic_drivers(sym1, sym2) \
  337. static struct apic *__apicdrivers_##sym1##sym2[2] __used \
  338. __aligned(sizeof(struct apic *)) \
  339. __section(.apicdrivers) = { &sym1, &sym2 }
  340. extern struct apic *__apicdrivers[], *__apicdrivers_end[];
  341. /*
  342. * APIC functionality to boot other CPUs - only used on SMP:
  343. */
  344. #ifdef CONFIG_SMP
  345. extern atomic_t init_deasserted;
  346. extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
  347. #endif
  348. #ifdef CONFIG_X86_LOCAL_APIC
  349. static inline u32 apic_read(u32 reg)
  350. {
  351. return apic->read(reg);
  352. }
  353. static inline void apic_write(u32 reg, u32 val)
  354. {
  355. apic->write(reg, val);
  356. }
  357. static inline u64 apic_icr_read(void)
  358. {
  359. return apic->icr_read();
  360. }
  361. static inline void apic_icr_write(u32 low, u32 high)
  362. {
  363. apic->icr_write(low, high);
  364. }
  365. static inline void apic_wait_icr_idle(void)
  366. {
  367. apic->wait_icr_idle();
  368. }
  369. static inline u32 safe_apic_wait_icr_idle(void)
  370. {
  371. return apic->safe_wait_icr_idle();
  372. }
  373. #else /* CONFIG_X86_LOCAL_APIC */
  374. static inline u32 apic_read(u32 reg) { return 0; }
  375. static inline void apic_write(u32 reg, u32 val) { }
  376. static inline u64 apic_icr_read(void) { return 0; }
  377. static inline void apic_icr_write(u32 low, u32 high) { }
  378. static inline void apic_wait_icr_idle(void) { }
  379. static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
  380. #endif /* CONFIG_X86_LOCAL_APIC */
  381. static inline void ack_APIC_irq(void)
  382. {
  383. /*
  384. * ack_APIC_irq() actually gets compiled as a single instruction
  385. * ... yummie.
  386. */
  387. /* Docs say use 0 for future compatibility */
  388. apic_write(APIC_EOI, 0);
  389. }
  390. static inline unsigned default_get_apic_id(unsigned long x)
  391. {
  392. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  393. if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
  394. return (x >> 24) & 0xFF;
  395. else
  396. return (x >> 24) & 0x0F;
  397. }
  398. /*
  399. * Warm reset vector default position:
  400. */
  401. #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
  402. #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
  403. #ifdef CONFIG_X86_64
  404. extern int default_acpi_madt_oem_check(char *, char *);
  405. extern void apic_send_IPI_self(int vector);
  406. DECLARE_PER_CPU(int, x2apic_extra_bits);
  407. extern int default_cpu_present_to_apicid(int mps_cpu);
  408. extern int default_check_phys_apicid_present(int phys_apicid);
  409. #endif
  410. static inline void default_wait_for_init_deassert(atomic_t *deassert)
  411. {
  412. while (!atomic_read(deassert))
  413. cpu_relax();
  414. return;
  415. }
  416. extern void generic_bigsmp_probe(void);
  417. #ifdef CONFIG_X86_LOCAL_APIC
  418. #include <asm/smp.h>
  419. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  420. static inline const struct cpumask *default_target_cpus(void)
  421. {
  422. #ifdef CONFIG_SMP
  423. return cpu_online_mask;
  424. #else
  425. return cpumask_of(0);
  426. #endif
  427. }
  428. DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
  429. static inline unsigned int read_apic_id(void)
  430. {
  431. unsigned int reg;
  432. reg = apic_read(APIC_ID);
  433. return apic->get_apic_id(reg);
  434. }
  435. static inline int default_apic_id_valid(int apicid)
  436. {
  437. return (apicid < 255);
  438. }
  439. extern void default_setup_apic_routing(void);
  440. extern struct apic apic_noop;
  441. #ifdef CONFIG_X86_32
  442. static inline int noop_x86_32_early_logical_apicid(int cpu)
  443. {
  444. return BAD_APICID;
  445. }
  446. /*
  447. * Set up the logical destination ID.
  448. *
  449. * Intel recommends to set DFR, LDR and TPR before enabling
  450. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  451. * document number 292116). So here it goes...
  452. */
  453. extern void default_init_apic_ldr(void);
  454. static inline int default_apic_id_registered(void)
  455. {
  456. return physid_isset(read_apic_id(), phys_cpu_present_map);
  457. }
  458. static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
  459. {
  460. return cpuid_apic >> index_msb;
  461. }
  462. #endif
  463. static inline unsigned int
  464. default_cpu_mask_to_apicid(const struct cpumask *cpumask)
  465. {
  466. return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
  467. }
  468. static inline unsigned int
  469. default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  470. const struct cpumask *andmask)
  471. {
  472. unsigned long mask1 = cpumask_bits(cpumask)[0];
  473. unsigned long mask2 = cpumask_bits(andmask)[0];
  474. unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
  475. return (unsigned int)(mask1 & mask2 & mask3);
  476. }
  477. static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
  478. {
  479. return physid_isset(apicid, *map);
  480. }
  481. static inline unsigned long default_check_apicid_present(int bit)
  482. {
  483. return physid_isset(bit, phys_cpu_present_map);
  484. }
  485. static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
  486. {
  487. *retmap = *phys_map;
  488. }
  489. static inline int __default_cpu_present_to_apicid(int mps_cpu)
  490. {
  491. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  492. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  493. else
  494. return BAD_APICID;
  495. }
  496. static inline int
  497. __default_check_phys_apicid_present(int phys_apicid)
  498. {
  499. return physid_isset(phys_apicid, phys_cpu_present_map);
  500. }
  501. #ifdef CONFIG_X86_32
  502. static inline int default_cpu_present_to_apicid(int mps_cpu)
  503. {
  504. return __default_cpu_present_to_apicid(mps_cpu);
  505. }
  506. static inline int
  507. default_check_phys_apicid_present(int phys_apicid)
  508. {
  509. return __default_check_phys_apicid_present(phys_apicid);
  510. }
  511. #else
  512. extern int default_cpu_present_to_apicid(int mps_cpu);
  513. extern int default_check_phys_apicid_present(int phys_apicid);
  514. #endif
  515. #endif /* CONFIG_X86_LOCAL_APIC */
  516. #endif /* _ASM_X86_APIC_H */