setup-sh7763.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * SH7763 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. * Copyright (C) 2007 Yoshihiro Shimoda
  6. * Copyright (C) 2008, 2009 Nobuhiro Iwamatsu
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/io.h>
  17. #include <linux/serial_sci.h>
  18. static struct plat_sci_port scif0_platform_data = {
  19. .mapbase = 0xffe00000,
  20. .flags = UPF_BOOT_AUTOCONF,
  21. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  22. .scbrr_algo_id = SCBRR_ALGO_2,
  23. .type = PORT_SCIF,
  24. .irqs = { 40, 40, 40, 40 },
  25. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  26. };
  27. static struct platform_device scif0_device = {
  28. .name = "sh-sci",
  29. .id = 0,
  30. .dev = {
  31. .platform_data = &scif0_platform_data,
  32. },
  33. };
  34. static struct plat_sci_port scif1_platform_data = {
  35. .mapbase = 0xffe08000,
  36. .flags = UPF_BOOT_AUTOCONF,
  37. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  38. .scbrr_algo_id = SCBRR_ALGO_2,
  39. .type = PORT_SCIF,
  40. .irqs = { 76, 76, 76, 76 },
  41. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  42. };
  43. static struct platform_device scif1_device = {
  44. .name = "sh-sci",
  45. .id = 1,
  46. .dev = {
  47. .platform_data = &scif1_platform_data,
  48. },
  49. };
  50. static struct plat_sci_port scif2_platform_data = {
  51. .mapbase = 0xffe10000,
  52. .flags = UPF_BOOT_AUTOCONF,
  53. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  54. .scbrr_algo_id = SCBRR_ALGO_2,
  55. .type = PORT_SCIF,
  56. .irqs = { 104, 104, 104, 104 },
  57. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  58. };
  59. static struct platform_device scif2_device = {
  60. .name = "sh-sci",
  61. .id = 2,
  62. .dev = {
  63. .platform_data = &scif2_platform_data,
  64. },
  65. };
  66. static struct resource rtc_resources[] = {
  67. [0] = {
  68. .start = 0xffe80000,
  69. .end = 0xffe80000 + 0x58 - 1,
  70. .flags = IORESOURCE_IO,
  71. },
  72. [1] = {
  73. /* Shared Period/Carry/Alarm IRQ */
  74. .start = 20,
  75. .flags = IORESOURCE_IRQ,
  76. },
  77. };
  78. static struct platform_device rtc_device = {
  79. .name = "sh-rtc",
  80. .id = -1,
  81. .num_resources = ARRAY_SIZE(rtc_resources),
  82. .resource = rtc_resources,
  83. };
  84. static struct resource usb_ohci_resources[] = {
  85. [0] = {
  86. .start = 0xffec8000,
  87. .end = 0xffec80ff,
  88. .flags = IORESOURCE_MEM,
  89. },
  90. [1] = {
  91. .start = 83,
  92. .end = 83,
  93. .flags = IORESOURCE_IRQ,
  94. },
  95. };
  96. static u64 usb_ohci_dma_mask = 0xffffffffUL;
  97. static struct platform_device usb_ohci_device = {
  98. .name = "sh_ohci",
  99. .id = -1,
  100. .dev = {
  101. .dma_mask = &usb_ohci_dma_mask,
  102. .coherent_dma_mask = 0xffffffff,
  103. },
  104. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  105. .resource = usb_ohci_resources,
  106. };
  107. static struct resource usbf_resources[] = {
  108. [0] = {
  109. .start = 0xffec0000,
  110. .end = 0xffec00ff,
  111. .flags = IORESOURCE_MEM,
  112. },
  113. [1] = {
  114. .start = 84,
  115. .end = 84,
  116. .flags = IORESOURCE_IRQ,
  117. },
  118. };
  119. static struct platform_device usbf_device = {
  120. .name = "sh_udc",
  121. .id = -1,
  122. .dev = {
  123. .dma_mask = NULL,
  124. .coherent_dma_mask = 0xffffffff,
  125. },
  126. .num_resources = ARRAY_SIZE(usbf_resources),
  127. .resource = usbf_resources,
  128. };
  129. static struct sh_timer_config tmu0_platform_data = {
  130. .channel_offset = 0x04,
  131. .timer_bit = 0,
  132. .clockevent_rating = 200,
  133. };
  134. static struct resource tmu0_resources[] = {
  135. [0] = {
  136. .start = 0xffd80008,
  137. .end = 0xffd80013,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. [1] = {
  141. .start = 28,
  142. .flags = IORESOURCE_IRQ,
  143. },
  144. };
  145. static struct platform_device tmu0_device = {
  146. .name = "sh_tmu",
  147. .id = 0,
  148. .dev = {
  149. .platform_data = &tmu0_platform_data,
  150. },
  151. .resource = tmu0_resources,
  152. .num_resources = ARRAY_SIZE(tmu0_resources),
  153. };
  154. static struct sh_timer_config tmu1_platform_data = {
  155. .channel_offset = 0x10,
  156. .timer_bit = 1,
  157. .clocksource_rating = 200,
  158. };
  159. static struct resource tmu1_resources[] = {
  160. [0] = {
  161. .start = 0xffd80014,
  162. .end = 0xffd8001f,
  163. .flags = IORESOURCE_MEM,
  164. },
  165. [1] = {
  166. .start = 29,
  167. .flags = IORESOURCE_IRQ,
  168. },
  169. };
  170. static struct platform_device tmu1_device = {
  171. .name = "sh_tmu",
  172. .id = 1,
  173. .dev = {
  174. .platform_data = &tmu1_platform_data,
  175. },
  176. .resource = tmu1_resources,
  177. .num_resources = ARRAY_SIZE(tmu1_resources),
  178. };
  179. static struct sh_timer_config tmu2_platform_data = {
  180. .channel_offset = 0x1c,
  181. .timer_bit = 2,
  182. };
  183. static struct resource tmu2_resources[] = {
  184. [0] = {
  185. .start = 0xffd80020,
  186. .end = 0xffd8002f,
  187. .flags = IORESOURCE_MEM,
  188. },
  189. [1] = {
  190. .start = 30,
  191. .flags = IORESOURCE_IRQ,
  192. },
  193. };
  194. static struct platform_device tmu2_device = {
  195. .name = "sh_tmu",
  196. .id = 2,
  197. .dev = {
  198. .platform_data = &tmu2_platform_data,
  199. },
  200. .resource = tmu2_resources,
  201. .num_resources = ARRAY_SIZE(tmu2_resources),
  202. };
  203. static struct sh_timer_config tmu3_platform_data = {
  204. .channel_offset = 0x04,
  205. .timer_bit = 0,
  206. };
  207. static struct resource tmu3_resources[] = {
  208. [0] = {
  209. .start = 0xffd88008,
  210. .end = 0xffd88013,
  211. .flags = IORESOURCE_MEM,
  212. },
  213. [1] = {
  214. .start = 96,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. };
  218. static struct platform_device tmu3_device = {
  219. .name = "sh_tmu",
  220. .id = 3,
  221. .dev = {
  222. .platform_data = &tmu3_platform_data,
  223. },
  224. .resource = tmu3_resources,
  225. .num_resources = ARRAY_SIZE(tmu3_resources),
  226. };
  227. static struct sh_timer_config tmu4_platform_data = {
  228. .channel_offset = 0x10,
  229. .timer_bit = 1,
  230. };
  231. static struct resource tmu4_resources[] = {
  232. [0] = {
  233. .start = 0xffd88014,
  234. .end = 0xffd8801f,
  235. .flags = IORESOURCE_MEM,
  236. },
  237. [1] = {
  238. .start = 97,
  239. .flags = IORESOURCE_IRQ,
  240. },
  241. };
  242. static struct platform_device tmu4_device = {
  243. .name = "sh_tmu",
  244. .id = 4,
  245. .dev = {
  246. .platform_data = &tmu4_platform_data,
  247. },
  248. .resource = tmu4_resources,
  249. .num_resources = ARRAY_SIZE(tmu4_resources),
  250. };
  251. static struct sh_timer_config tmu5_platform_data = {
  252. .channel_offset = 0x1c,
  253. .timer_bit = 2,
  254. };
  255. static struct resource tmu5_resources[] = {
  256. [0] = {
  257. .start = 0xffd88020,
  258. .end = 0xffd8802b,
  259. .flags = IORESOURCE_MEM,
  260. },
  261. [1] = {
  262. .start = 98,
  263. .flags = IORESOURCE_IRQ,
  264. },
  265. };
  266. static struct platform_device tmu5_device = {
  267. .name = "sh_tmu",
  268. .id = 5,
  269. .dev = {
  270. .platform_data = &tmu5_platform_data,
  271. },
  272. .resource = tmu5_resources,
  273. .num_resources = ARRAY_SIZE(tmu5_resources),
  274. };
  275. static struct platform_device *sh7763_devices[] __initdata = {
  276. &scif0_device,
  277. &scif1_device,
  278. &scif2_device,
  279. &tmu0_device,
  280. &tmu1_device,
  281. &tmu2_device,
  282. &tmu3_device,
  283. &tmu4_device,
  284. &tmu5_device,
  285. &rtc_device,
  286. &usb_ohci_device,
  287. &usbf_device,
  288. };
  289. static int __init sh7763_devices_setup(void)
  290. {
  291. return platform_add_devices(sh7763_devices,
  292. ARRAY_SIZE(sh7763_devices));
  293. }
  294. arch_initcall(sh7763_devices_setup);
  295. static struct platform_device *sh7763_early_devices[] __initdata = {
  296. &scif0_device,
  297. &scif1_device,
  298. &scif2_device,
  299. &tmu0_device,
  300. &tmu1_device,
  301. &tmu2_device,
  302. &tmu3_device,
  303. &tmu4_device,
  304. &tmu5_device,
  305. };
  306. void __init plat_early_device_setup(void)
  307. {
  308. early_platform_add_devices(sh7763_early_devices,
  309. ARRAY_SIZE(sh7763_early_devices));
  310. }
  311. enum {
  312. UNUSED = 0,
  313. /* interrupt sources */
  314. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  315. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  316. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  317. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  318. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  319. RTC, WDT, TMU0, TMU1, TMU2, TMU2_TICPI,
  320. HUDI, LCDC, DMAC, SCIF0, IIC0, IIC1, CMT, GETHER, HAC,
  321. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD, PCIC5,
  322. STIF0, STIF1, SCIF1, SIOF0, SIOF1, SIOF2,
  323. USBH, USBF, TPU, PCC, MMCIF, SIM,
  324. TMU3, TMU4, TMU5, ADC, SSI0, SSI1, SSI2, SSI3,
  325. SCIF2, GPIO,
  326. /* interrupt groups */
  327. TMU012, TMU345,
  328. };
  329. static struct intc_vect vectors[] __initdata = {
  330. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  331. INTC_VECT(RTC, 0x4c0),
  332. INTC_VECT(WDT, 0x560), INTC_VECT(TMU0, 0x580),
  333. INTC_VECT(TMU1, 0x5a0), INTC_VECT(TMU2, 0x5c0),
  334. INTC_VECT(TMU2_TICPI, 0x5e0), INTC_VECT(HUDI, 0x600),
  335. INTC_VECT(LCDC, 0x620),
  336. INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
  337. INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
  338. INTC_VECT(DMAC, 0x6c0),
  339. INTC_VECT(SCIF0, 0x700), INTC_VECT(SCIF0, 0x720),
  340. INTC_VECT(SCIF0, 0x740), INTC_VECT(SCIF0, 0x760),
  341. INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
  342. INTC_VECT(IIC0, 0x8A0), INTC_VECT(IIC1, 0x8C0),
  343. INTC_VECT(CMT, 0x900), INTC_VECT(GETHER, 0x920),
  344. INTC_VECT(GETHER, 0x940), INTC_VECT(GETHER, 0x960),
  345. INTC_VECT(HAC, 0x980),
  346. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  347. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  348. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIC5, 0xaa0),
  349. INTC_VECT(PCIC5, 0xac0), INTC_VECT(PCIC5, 0xae0),
  350. INTC_VECT(PCIC5, 0xb00), INTC_VECT(PCIC5, 0xb20),
  351. INTC_VECT(STIF0, 0xb40), INTC_VECT(STIF1, 0xb60),
  352. INTC_VECT(SCIF1, 0xb80), INTC_VECT(SCIF1, 0xba0),
  353. INTC_VECT(SCIF1, 0xbc0), INTC_VECT(SCIF1, 0xbe0),
  354. INTC_VECT(SIOF0, 0xc00), INTC_VECT(SIOF1, 0xc20),
  355. INTC_VECT(USBH, 0xc60), INTC_VECT(USBF, 0xc80),
  356. INTC_VECT(USBF, 0xca0),
  357. INTC_VECT(TPU, 0xcc0), INTC_VECT(PCC, 0xce0),
  358. INTC_VECT(MMCIF, 0xd00), INTC_VECT(MMCIF, 0xd20),
  359. INTC_VECT(MMCIF, 0xd40), INTC_VECT(MMCIF, 0xd60),
  360. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  361. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  362. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  363. INTC_VECT(TMU5, 0xe40), INTC_VECT(ADC, 0xe60),
  364. INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
  365. INTC_VECT(SSI2, 0xec0), INTC_VECT(SSI3, 0xee0),
  366. INTC_VECT(SCIF2, 0xf00), INTC_VECT(SCIF2, 0xf20),
  367. INTC_VECT(SCIF2, 0xf40), INTC_VECT(SCIF2, 0xf60),
  368. INTC_VECT(GPIO, 0xf80), INTC_VECT(GPIO, 0xfa0),
  369. INTC_VECT(GPIO, 0xfc0), INTC_VECT(GPIO, 0xfe0),
  370. };
  371. static struct intc_group groups[] __initdata = {
  372. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  373. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  374. };
  375. static struct intc_mask_reg mask_registers[] __initdata = {
  376. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  377. { 0, 0, 0, 0, 0, 0, GPIO, 0,
  378. SSI0, MMCIF, 0, SIOF0, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  379. PCIINTA, PCISERR, HAC, CMT, 0, 0, 0, DMAC,
  380. HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
  381. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  382. { 0, 0, 0, 0, 0, 0, SCIF2, USBF,
  383. 0, 0, STIF1, STIF0, 0, 0, USBH, GETHER,
  384. PCC, 0, 0, ADC, TPU, SIM, SIOF2, SIOF1,
  385. LCDC, 0, IIC1, IIC0, SSI3, SSI2, SSI1, 0 } },
  386. };
  387. static struct intc_prio_reg prio_registers[] __initdata = {
  388. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  389. TMU2, TMU2_TICPI } },
  390. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
  391. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
  392. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { HUDI, DMAC, ADC } },
  393. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { CMT, HAC,
  394. PCISERR, PCIINTA } },
  395. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
  396. PCIINTD, PCIC5 } },
  397. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF0, USBF, MMCIF, SSI0 } },
  398. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SCIF2, GPIO } },
  399. { 0xffd400a0, 0, 32, 8, /* INT2PRI8 */ { SSI3, SSI2, SSI1, 0 } },
  400. { 0xffd400a4, 0, 32, 8, /* INT2PRI9 */ { LCDC, 0, IIC1, IIC0 } },
  401. { 0xffd400a8, 0, 32, 8, /* INT2PRI10 */ { TPU, SIM, SIOF2, SIOF1 } },
  402. { 0xffd400ac, 0, 32, 8, /* INT2PRI11 */ { PCC } },
  403. { 0xffd400b0, 0, 32, 8, /* INT2PRI12 */ { 0, 0, USBH, GETHER } },
  404. { 0xffd400b4, 0, 32, 8, /* INT2PRI13 */ { 0, 0, STIF1, STIF0 } },
  405. };
  406. static DECLARE_INTC_DESC(intc_desc, "sh7763", vectors, groups,
  407. mask_registers, prio_registers, NULL);
  408. /* Support for external interrupt pins in IRQ mode */
  409. static struct intc_vect irq_vectors[] __initdata = {
  410. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  411. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  412. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  413. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  414. };
  415. static struct intc_mask_reg irq_mask_registers[] __initdata = {
  416. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  417. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  418. };
  419. static struct intc_prio_reg irq_prio_registers[] __initdata = {
  420. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  421. IRQ4, IRQ5, IRQ6, IRQ7 } },
  422. };
  423. static struct intc_sense_reg irq_sense_registers[] __initdata = {
  424. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  425. IRQ4, IRQ5, IRQ6, IRQ7 } },
  426. };
  427. static struct intc_mask_reg irq_ack_registers[] __initdata = {
  428. { 0xffd00024, 0, 32, /* INTREQ */
  429. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  430. };
  431. static DECLARE_INTC_DESC_ACK(intc_irq_desc, "sh7763-irq", irq_vectors,
  432. NULL, irq_mask_registers, irq_prio_registers,
  433. irq_sense_registers, irq_ack_registers);
  434. /* External interrupt pins in IRL mode */
  435. static struct intc_vect irl_vectors[] __initdata = {
  436. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  437. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  438. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  439. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  440. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  441. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  442. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  443. INTC_VECT(IRL_HHHL, 0x3c0),
  444. };
  445. static struct intc_mask_reg irl3210_mask_registers[] __initdata = {
  446. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  447. { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  448. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  449. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  450. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  451. };
  452. static struct intc_mask_reg irl7654_mask_registers[] __initdata = {
  453. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  454. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  455. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  456. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  457. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  458. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  459. };
  460. static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7763-irl7654", irl_vectors,
  461. NULL, irl7654_mask_registers, NULL, NULL);
  462. static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7763-irl3210", irl_vectors,
  463. NULL, irl3210_mask_registers, NULL, NULL);
  464. #define INTC_ICR0 0xffd00000
  465. #define INTC_INTMSK0 0xffd00044
  466. #define INTC_INTMSK1 0xffd00048
  467. #define INTC_INTMSK2 0xffd40080
  468. #define INTC_INTMSKCLR1 0xffd00068
  469. #define INTC_INTMSKCLR2 0xffd40084
  470. void __init plat_irq_setup(void)
  471. {
  472. /* disable IRQ7-0 */
  473. __raw_writel(0xff000000, INTC_INTMSK0);
  474. /* disable IRL3-0 + IRL7-4 */
  475. __raw_writel(0xc0000000, INTC_INTMSK1);
  476. __raw_writel(0xfffefffe, INTC_INTMSK2);
  477. register_intc_controller(&intc_desc);
  478. }
  479. void __init plat_irq_setup_pins(int mode)
  480. {
  481. switch (mode) {
  482. case IRQ_MODE_IRQ:
  483. /* select IRQ mode for IRL3-0 + IRL7-4 */
  484. __raw_writel(__raw_readl(INTC_ICR0) | 0x00c00000, INTC_ICR0);
  485. register_intc_controller(&intc_irq_desc);
  486. break;
  487. case IRQ_MODE_IRL7654:
  488. /* enable IRL7-4 but don't provide any masking */
  489. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  490. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  491. break;
  492. case IRQ_MODE_IRL3210:
  493. /* enable IRL0-3 but don't provide any masking */
  494. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  495. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  496. break;
  497. case IRQ_MODE_IRL7654_MASK:
  498. /* enable IRL7-4 and mask using cpu intc controller */
  499. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  500. register_intc_controller(&intc_irl7654_desc);
  501. break;
  502. case IRQ_MODE_IRL3210_MASK:
  503. /* enable IRL0-3 and mask using cpu intc controller */
  504. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  505. register_intc_controller(&intc_irl3210_desc);
  506. break;
  507. default:
  508. BUG();
  509. }
  510. }