setup-sh7366.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * SH7366 Setup
  3. *
  4. * Copyright (C) 2008 Renesas Solutions
  5. *
  6. * Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/uio_driver.h>
  17. #include <linux/sh_timer.h>
  18. #include <linux/usb/r8a66597.h>
  19. #include <asm/clock.h>
  20. static struct plat_sci_port scif0_platform_data = {
  21. .mapbase = 0xffe00000,
  22. .port_reg = 0xa405013e,
  23. .flags = UPF_BOOT_AUTOCONF,
  24. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  25. .scbrr_algo_id = SCBRR_ALGO_2,
  26. .type = PORT_SCIF,
  27. .irqs = { 80, 80, 80, 80 },
  28. };
  29. static struct platform_device scif0_device = {
  30. .name = "sh-sci",
  31. .id = 0,
  32. .dev = {
  33. .platform_data = &scif0_platform_data,
  34. },
  35. };
  36. static struct resource iic_resources[] = {
  37. [0] = {
  38. .name = "IIC",
  39. .start = 0x04470000,
  40. .end = 0x04470017,
  41. .flags = IORESOURCE_MEM,
  42. },
  43. [1] = {
  44. .start = 96,
  45. .end = 99,
  46. .flags = IORESOURCE_IRQ,
  47. },
  48. };
  49. static struct platform_device iic_device = {
  50. .name = "i2c-sh_mobile",
  51. .id = 0, /* "i2c0" clock */
  52. .num_resources = ARRAY_SIZE(iic_resources),
  53. .resource = iic_resources,
  54. };
  55. static struct r8a66597_platdata r8a66597_data = {
  56. .on_chip = 1,
  57. };
  58. static struct resource usb_host_resources[] = {
  59. [0] = {
  60. .start = 0xa4d80000,
  61. .end = 0xa4d800ff,
  62. .flags = IORESOURCE_MEM,
  63. },
  64. [1] = {
  65. .start = 65,
  66. .end = 65,
  67. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  68. },
  69. };
  70. static struct platform_device usb_host_device = {
  71. .name = "r8a66597_hcd",
  72. .id = -1,
  73. .dev = {
  74. .dma_mask = NULL,
  75. .coherent_dma_mask = 0xffffffff,
  76. .platform_data = &r8a66597_data,
  77. },
  78. .num_resources = ARRAY_SIZE(usb_host_resources),
  79. .resource = usb_host_resources,
  80. };
  81. static struct uio_info vpu_platform_data = {
  82. .name = "VPU5",
  83. .version = "0",
  84. .irq = 60,
  85. };
  86. static struct resource vpu_resources[] = {
  87. [0] = {
  88. .name = "VPU",
  89. .start = 0xfe900000,
  90. .end = 0xfe902807,
  91. .flags = IORESOURCE_MEM,
  92. },
  93. [1] = {
  94. /* place holder for contiguous memory */
  95. },
  96. };
  97. static struct platform_device vpu_device = {
  98. .name = "uio_pdrv_genirq",
  99. .id = 0,
  100. .dev = {
  101. .platform_data = &vpu_platform_data,
  102. },
  103. .resource = vpu_resources,
  104. .num_resources = ARRAY_SIZE(vpu_resources),
  105. };
  106. static struct uio_info veu0_platform_data = {
  107. .name = "VEU",
  108. .version = "0",
  109. .irq = 54,
  110. };
  111. static struct resource veu0_resources[] = {
  112. [0] = {
  113. .name = "VEU(1)",
  114. .start = 0xfe920000,
  115. .end = 0xfe9200b7,
  116. .flags = IORESOURCE_MEM,
  117. },
  118. [1] = {
  119. /* place holder for contiguous memory */
  120. },
  121. };
  122. static struct platform_device veu0_device = {
  123. .name = "uio_pdrv_genirq",
  124. .id = 1,
  125. .dev = {
  126. .platform_data = &veu0_platform_data,
  127. },
  128. .resource = veu0_resources,
  129. .num_resources = ARRAY_SIZE(veu0_resources),
  130. };
  131. static struct uio_info veu1_platform_data = {
  132. .name = "VEU",
  133. .version = "0",
  134. .irq = 27,
  135. };
  136. static struct resource veu1_resources[] = {
  137. [0] = {
  138. .name = "VEU(2)",
  139. .start = 0xfe924000,
  140. .end = 0xfe9240b7,
  141. .flags = IORESOURCE_MEM,
  142. },
  143. [1] = {
  144. /* place holder for contiguous memory */
  145. },
  146. };
  147. static struct platform_device veu1_device = {
  148. .name = "uio_pdrv_genirq",
  149. .id = 2,
  150. .dev = {
  151. .platform_data = &veu1_platform_data,
  152. },
  153. .resource = veu1_resources,
  154. .num_resources = ARRAY_SIZE(veu1_resources),
  155. };
  156. static struct sh_timer_config cmt_platform_data = {
  157. .channel_offset = 0x60,
  158. .timer_bit = 5,
  159. .clockevent_rating = 125,
  160. .clocksource_rating = 200,
  161. };
  162. static struct resource cmt_resources[] = {
  163. [0] = {
  164. .start = 0x044a0060,
  165. .end = 0x044a006b,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. [1] = {
  169. .start = 104,
  170. .flags = IORESOURCE_IRQ,
  171. },
  172. };
  173. static struct platform_device cmt_device = {
  174. .name = "sh_cmt",
  175. .id = 0,
  176. .dev = {
  177. .platform_data = &cmt_platform_data,
  178. },
  179. .resource = cmt_resources,
  180. .num_resources = ARRAY_SIZE(cmt_resources),
  181. };
  182. static struct sh_timer_config tmu0_platform_data = {
  183. .channel_offset = 0x04,
  184. .timer_bit = 0,
  185. .clockevent_rating = 200,
  186. };
  187. static struct resource tmu0_resources[] = {
  188. [0] = {
  189. .start = 0xffd80008,
  190. .end = 0xffd80013,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. [1] = {
  194. .start = 16,
  195. .flags = IORESOURCE_IRQ,
  196. },
  197. };
  198. static struct platform_device tmu0_device = {
  199. .name = "sh_tmu",
  200. .id = 0,
  201. .dev = {
  202. .platform_data = &tmu0_platform_data,
  203. },
  204. .resource = tmu0_resources,
  205. .num_resources = ARRAY_SIZE(tmu0_resources),
  206. };
  207. static struct sh_timer_config tmu1_platform_data = {
  208. .channel_offset = 0x10,
  209. .timer_bit = 1,
  210. .clocksource_rating = 200,
  211. };
  212. static struct resource tmu1_resources[] = {
  213. [0] = {
  214. .start = 0xffd80014,
  215. .end = 0xffd8001f,
  216. .flags = IORESOURCE_MEM,
  217. },
  218. [1] = {
  219. .start = 17,
  220. .flags = IORESOURCE_IRQ,
  221. },
  222. };
  223. static struct platform_device tmu1_device = {
  224. .name = "sh_tmu",
  225. .id = 1,
  226. .dev = {
  227. .platform_data = &tmu1_platform_data,
  228. },
  229. .resource = tmu1_resources,
  230. .num_resources = ARRAY_SIZE(tmu1_resources),
  231. };
  232. static struct sh_timer_config tmu2_platform_data = {
  233. .channel_offset = 0x1c,
  234. .timer_bit = 2,
  235. };
  236. static struct resource tmu2_resources[] = {
  237. [0] = {
  238. .start = 0xffd80020,
  239. .end = 0xffd8002b,
  240. .flags = IORESOURCE_MEM,
  241. },
  242. [1] = {
  243. .start = 18,
  244. .flags = IORESOURCE_IRQ,
  245. },
  246. };
  247. static struct platform_device tmu2_device = {
  248. .name = "sh_tmu",
  249. .id = 2,
  250. .dev = {
  251. .platform_data = &tmu2_platform_data,
  252. },
  253. .resource = tmu2_resources,
  254. .num_resources = ARRAY_SIZE(tmu2_resources),
  255. };
  256. static struct platform_device *sh7366_devices[] __initdata = {
  257. &scif0_device,
  258. &cmt_device,
  259. &tmu0_device,
  260. &tmu1_device,
  261. &tmu2_device,
  262. &iic_device,
  263. &usb_host_device,
  264. &vpu_device,
  265. &veu0_device,
  266. &veu1_device,
  267. };
  268. static int __init sh7366_devices_setup(void)
  269. {
  270. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  271. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  272. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  273. return platform_add_devices(sh7366_devices,
  274. ARRAY_SIZE(sh7366_devices));
  275. }
  276. arch_initcall(sh7366_devices_setup);
  277. static struct platform_device *sh7366_early_devices[] __initdata = {
  278. &scif0_device,
  279. &cmt_device,
  280. &tmu0_device,
  281. &tmu1_device,
  282. &tmu2_device,
  283. };
  284. void __init plat_early_device_setup(void)
  285. {
  286. early_platform_add_devices(sh7366_early_devices,
  287. ARRAY_SIZE(sh7366_early_devices));
  288. }
  289. enum {
  290. UNUSED=0,
  291. ENABLED,
  292. DISABLED,
  293. /* interrupt sources */
  294. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  295. ICB,
  296. DMAC0, DMAC1, DMAC2, DMAC3,
  297. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  298. MFI, VPU, USB,
  299. MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,
  300. DMAC4, DMAC5, DMAC_DADERR,
  301. SCIF, SCIFA1, SCIFA2,
  302. DENC, MSIOF,
  303. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  304. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  305. SDHI, CMT, TSIF, SIU,
  306. TMU0, TMU1, TMU2,
  307. VEU2, LCDC,
  308. /* interrupt groups */
  309. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C,
  310. };
  311. static struct intc_vect vectors[] __initdata = {
  312. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  313. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  314. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  315. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  316. INTC_VECT(ICB, 0x700),
  317. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  318. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  319. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  320. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  321. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),
  322. INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),
  323. INTC_VECT(MMC_MMC3I, 0xb40),
  324. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  325. INTC_VECT(DMAC_DADERR, 0xbc0),
  326. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),
  327. INTC_VECT(SCIFA2, 0xc40),
  328. INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),
  329. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  330. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  331. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  332. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  333. INTC_VECT(SDHI, 0xe80), INTC_VECT(SDHI, 0xea0),
  334. INTC_VECT(SDHI, 0xec0), INTC_VECT(SDHI, 0xee0),
  335. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  336. INTC_VECT(SIU, 0xf80),
  337. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  338. INTC_VECT(TMU2, 0x440),
  339. INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),
  340. };
  341. static struct intc_group groups[] __initdata = {
  342. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  343. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  344. INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),
  345. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  346. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  347. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  348. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  349. };
  350. static struct intc_mask_reg mask_registers[] __initdata = {
  351. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  352. { } },
  353. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  354. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  355. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  356. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  357. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  358. { 0, 0, 0, ICB } },
  359. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  360. { 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },
  361. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  362. { 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },
  363. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  364. { 0, 0, 0, 0, 0, 0, 0, MSIOF } },
  365. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  366. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  367. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  368. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  369. { DISABLED, ENABLED, ENABLED, ENABLED, 0, 0, 0, SIU } },
  370. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  371. { 0, 0, 0, CMT, 0, USB, } },
  372. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  373. { 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },
  374. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  375. { 0, 0, 0, 0, 0, 0, 0, TSIF } },
  376. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  377. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  378. };
  379. static struct intc_prio_reg prio_registers[] __initdata = {
  380. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  381. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },
  382. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  383. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  384. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  385. { 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },
  386. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },
  387. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },
  388. { 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },
  389. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  390. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  391. { 0xa408002c, 0, 16, 4, /* IPRL */ { } },
  392. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  393. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  394. };
  395. static struct intc_sense_reg sense_registers[] __initdata = {
  396. { 0xa414001c, 16, 2, /* ICR1 */
  397. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  398. };
  399. static struct intc_mask_reg ack_registers[] __initdata = {
  400. { 0xa4140024, 0, 8, /* INTREQ00 */
  401. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  402. };
  403. static struct intc_desc intc_desc __initdata = {
  404. .name = "sh7366",
  405. .force_enable = ENABLED,
  406. .force_disable = DISABLED,
  407. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  408. prio_registers, sense_registers, ack_registers),
  409. };
  410. void __init plat_irq_setup(void)
  411. {
  412. register_intc_controller(&intc_desc);
  413. }
  414. void __init plat_mem_setup(void)
  415. {
  416. /* TODO: Register Node 1 */
  417. }