pinmux-shx3.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /*
  2. * SH-X3 prototype CPU pinmux
  3. *
  4. * Copyright (C) 2010 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/kernel.h>
  12. #include <linux/gpio.h>
  13. #include <cpu/shx3.h>
  14. enum {
  15. PINMUX_RESERVED = 0,
  16. PINMUX_DATA_BEGIN,
  17. PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
  18. PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
  19. PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
  20. PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA,
  21. PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
  22. PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
  23. PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
  24. PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA,
  25. PE7_DATA, PE6_DATA, PE5_DATA, PE4_DATA,
  26. PE3_DATA, PE2_DATA, PE1_DATA, PE0_DATA,
  27. PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
  28. PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA,
  29. PG7_DATA, PG6_DATA, PG5_DATA, PG4_DATA,
  30. PG3_DATA, PG2_DATA, PG1_DATA, PG0_DATA,
  31. PH5_DATA, PH4_DATA,
  32. PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA,
  33. PINMUX_DATA_END,
  34. PINMUX_INPUT_BEGIN,
  35. PA7_IN, PA6_IN, PA5_IN, PA4_IN,
  36. PA3_IN, PA2_IN, PA1_IN, PA0_IN,
  37. PB7_IN, PB6_IN, PB5_IN, PB4_IN,
  38. PB3_IN, PB2_IN, PB1_IN, PB0_IN,
  39. PC7_IN, PC6_IN, PC5_IN, PC4_IN,
  40. PC3_IN, PC2_IN, PC1_IN, PC0_IN,
  41. PD7_IN, PD6_IN, PD5_IN, PD4_IN,
  42. PD3_IN, PD2_IN, PD1_IN, PD0_IN,
  43. PE7_IN, PE6_IN, PE5_IN, PE4_IN,
  44. PE3_IN, PE2_IN, PE1_IN, PE0_IN,
  45. PF7_IN, PF6_IN, PF5_IN, PF4_IN,
  46. PF3_IN, PF2_IN, PF1_IN, PF0_IN,
  47. PG7_IN, PG6_IN, PG5_IN, PG4_IN,
  48. PG3_IN, PG2_IN, PG1_IN, PG0_IN,
  49. PH5_IN, PH4_IN,
  50. PH3_IN, PH2_IN, PH1_IN, PH0_IN,
  51. PINMUX_INPUT_END,
  52. PINMUX_INPUT_PULLUP_BEGIN,
  53. PA7_IN_PU, PA6_IN_PU, PA5_IN_PU, PA4_IN_PU,
  54. PA3_IN_PU, PA2_IN_PU, PA1_IN_PU, PA0_IN_PU,
  55. PB7_IN_PU, PB6_IN_PU, PB5_IN_PU, PB4_IN_PU,
  56. PB3_IN_PU, PB2_IN_PU, PB1_IN_PU, PB0_IN_PU,
  57. PC7_IN_PU, PC6_IN_PU, PC5_IN_PU, PC4_IN_PU,
  58. PC3_IN_PU, PC2_IN_PU, PC1_IN_PU, PC0_IN_PU,
  59. PD7_IN_PU, PD6_IN_PU, PD5_IN_PU, PD4_IN_PU,
  60. PD3_IN_PU, PD2_IN_PU, PD1_IN_PU, PD0_IN_PU,
  61. PE7_IN_PU, PE6_IN_PU, PE5_IN_PU, PE4_IN_PU,
  62. PE3_IN_PU, PE2_IN_PU, PE1_IN_PU, PE0_IN_PU,
  63. PF7_IN_PU, PF6_IN_PU, PF5_IN_PU, PF4_IN_PU,
  64. PF3_IN_PU, PF2_IN_PU, PF1_IN_PU, PF0_IN_PU,
  65. PG7_IN_PU, PG6_IN_PU, PG5_IN_PU, PG4_IN_PU,
  66. PG3_IN_PU, PG2_IN_PU, PG1_IN_PU, PG0_IN_PU,
  67. PH5_IN_PU, PH4_IN_PU,
  68. PH3_IN_PU, PH2_IN_PU, PH1_IN_PU, PH0_IN_PU,
  69. PINMUX_INPUT_PULLUP_END,
  70. PINMUX_OUTPUT_BEGIN,
  71. PA7_OUT, PA6_OUT, PA5_OUT, PA4_OUT,
  72. PA3_OUT, PA2_OUT, PA1_OUT, PA0_OUT,
  73. PB7_OUT, PB6_OUT, PB5_OUT, PB4_OUT,
  74. PB3_OUT, PB2_OUT, PB1_OUT, PB0_OUT,
  75. PC7_OUT, PC6_OUT, PC5_OUT, PC4_OUT,
  76. PC3_OUT, PC2_OUT, PC1_OUT, PC0_OUT,
  77. PD7_OUT, PD6_OUT, PD5_OUT, PD4_OUT,
  78. PD3_OUT, PD2_OUT, PD1_OUT, PD0_OUT,
  79. PE7_OUT, PE6_OUT, PE5_OUT, PE4_OUT,
  80. PE3_OUT, PE2_OUT, PE1_OUT, PE0_OUT,
  81. PF7_OUT, PF6_OUT, PF5_OUT, PF4_OUT,
  82. PF3_OUT, PF2_OUT, PF1_OUT, PF0_OUT,
  83. PG7_OUT, PG6_OUT, PG5_OUT, PG4_OUT,
  84. PG3_OUT, PG2_OUT, PG1_OUT, PG0_OUT,
  85. PH5_OUT, PH4_OUT,
  86. PH3_OUT, PH2_OUT, PH1_OUT, PH0_OUT,
  87. PINMUX_OUTPUT_END,
  88. PINMUX_FUNCTION_BEGIN,
  89. PA7_FN, PA6_FN, PA5_FN, PA4_FN,
  90. PA3_FN, PA2_FN, PA1_FN, PA0_FN,
  91. PB7_FN, PB6_FN, PB5_FN, PB4_FN,
  92. PB3_FN, PB2_FN, PB1_FN, PB0_FN,
  93. PC7_FN, PC6_FN, PC5_FN, PC4_FN,
  94. PC3_FN, PC2_FN, PC1_FN, PC0_FN,
  95. PD7_FN, PD6_FN, PD5_FN, PD4_FN,
  96. PD3_FN, PD2_FN, PD1_FN, PD0_FN,
  97. PE7_FN, PE6_FN, PE5_FN, PE4_FN,
  98. PE3_FN, PE2_FN, PE1_FN, PE0_FN,
  99. PF7_FN, PF6_FN, PF5_FN, PF4_FN,
  100. PF3_FN, PF2_FN, PF1_FN, PF0_FN,
  101. PG7_FN, PG6_FN, PG5_FN, PG4_FN,
  102. PG3_FN, PG2_FN, PG1_FN, PG0_FN,
  103. PH5_FN, PH4_FN,
  104. PH3_FN, PH2_FN, PH1_FN, PH0_FN,
  105. PINMUX_FUNCTION_END,
  106. PINMUX_MARK_BEGIN,
  107. D31_MARK, D30_MARK, D29_MARK, D28_MARK, D27_MARK, D26_MARK,
  108. D25_MARK, D24_MARK, D23_MARK, D22_MARK, D21_MARK, D20_MARK,
  109. D19_MARK, D18_MARK, D17_MARK, D16_MARK,
  110. BACK_MARK, BREQ_MARK,
  111. WE3_MARK, WE2_MARK,
  112. CS6_MARK, CS5_MARK, CS4_MARK,
  113. CLKOUTENB_MARK,
  114. DACK3_MARK, DACK2_MARK, DACK1_MARK, DACK0_MARK,
  115. DREQ3_MARK, DREQ2_MARK, DREQ1_MARK, DREQ0_MARK,
  116. IRQ3_MARK, IRQ2_MARK, IRQ1_MARK, IRQ0_MARK,
  117. DRAK3_MARK, DRAK2_MARK, DRAK1_MARK, DRAK0_MARK,
  118. SCK3_MARK, SCK2_MARK, SCK1_MARK, SCK0_MARK,
  119. IRL3_MARK, IRL2_MARK, IRL1_MARK, IRL0_MARK,
  120. TXD3_MARK, TXD2_MARK, TXD1_MARK, TXD0_MARK,
  121. RXD3_MARK, RXD2_MARK, RXD1_MARK, RXD0_MARK,
  122. CE2B_MARK, CE2A_MARK, IOIS16_MARK,
  123. STATUS1_MARK, STATUS0_MARK,
  124. IRQOUT_MARK,
  125. PINMUX_MARK_END,
  126. };
  127. static pinmux_enum_t shx3_pinmux_data[] = {
  128. /* PA GPIO */
  129. PINMUX_DATA(PA7_DATA, PA7_IN, PA7_OUT, PA7_IN_PU),
  130. PINMUX_DATA(PA6_DATA, PA6_IN, PA6_OUT, PA6_IN_PU),
  131. PINMUX_DATA(PA5_DATA, PA5_IN, PA5_OUT, PA5_IN_PU),
  132. PINMUX_DATA(PA4_DATA, PA4_IN, PA4_OUT, PA4_IN_PU),
  133. PINMUX_DATA(PA3_DATA, PA3_IN, PA3_OUT, PA3_IN_PU),
  134. PINMUX_DATA(PA2_DATA, PA2_IN, PA2_OUT, PA2_IN_PU),
  135. PINMUX_DATA(PA1_DATA, PA1_IN, PA1_OUT, PA1_IN_PU),
  136. PINMUX_DATA(PA0_DATA, PA0_IN, PA0_OUT, PA0_IN_PU),
  137. /* PB GPIO */
  138. PINMUX_DATA(PB7_DATA, PB7_IN, PB7_OUT, PB7_IN_PU),
  139. PINMUX_DATA(PB6_DATA, PB6_IN, PB6_OUT, PB6_IN_PU),
  140. PINMUX_DATA(PB5_DATA, PB5_IN, PB5_OUT, PB5_IN_PU),
  141. PINMUX_DATA(PB4_DATA, PB4_IN, PB4_OUT, PB4_IN_PU),
  142. PINMUX_DATA(PB3_DATA, PB3_IN, PB3_OUT, PB3_IN_PU),
  143. PINMUX_DATA(PB2_DATA, PB2_IN, PB2_OUT, PB2_IN_PU),
  144. PINMUX_DATA(PB1_DATA, PB1_IN, PB1_OUT, PB1_IN_PU),
  145. PINMUX_DATA(PB0_DATA, PB0_IN, PB0_OUT, PB0_IN_PU),
  146. /* PC GPIO */
  147. PINMUX_DATA(PC7_DATA, PC7_IN, PC7_OUT, PC7_IN_PU),
  148. PINMUX_DATA(PC6_DATA, PC6_IN, PC6_OUT, PC6_IN_PU),
  149. PINMUX_DATA(PC5_DATA, PC5_IN, PC5_OUT, PC5_IN_PU),
  150. PINMUX_DATA(PC4_DATA, PC4_IN, PC4_OUT, PC4_IN_PU),
  151. PINMUX_DATA(PC3_DATA, PC3_IN, PC3_OUT, PC3_IN_PU),
  152. PINMUX_DATA(PC2_DATA, PC2_IN, PC2_OUT, PC2_IN_PU),
  153. PINMUX_DATA(PC1_DATA, PC1_IN, PC1_OUT, PC1_IN_PU),
  154. PINMUX_DATA(PC0_DATA, PC0_IN, PC0_OUT, PC0_IN_PU),
  155. /* PD GPIO */
  156. PINMUX_DATA(PD7_DATA, PD7_IN, PD7_OUT, PD7_IN_PU),
  157. PINMUX_DATA(PD6_DATA, PD6_IN, PD6_OUT, PD6_IN_PU),
  158. PINMUX_DATA(PD5_DATA, PD5_IN, PD5_OUT, PD5_IN_PU),
  159. PINMUX_DATA(PD4_DATA, PD4_IN, PD4_OUT, PD4_IN_PU),
  160. PINMUX_DATA(PD3_DATA, PD3_IN, PD3_OUT, PD3_IN_PU),
  161. PINMUX_DATA(PD2_DATA, PD2_IN, PD2_OUT, PD2_IN_PU),
  162. PINMUX_DATA(PD1_DATA, PD1_IN, PD1_OUT, PD1_IN_PU),
  163. PINMUX_DATA(PD0_DATA, PD0_IN, PD0_OUT, PD0_IN_PU),
  164. /* PE GPIO */
  165. PINMUX_DATA(PE7_DATA, PE7_IN, PE7_OUT, PE7_IN_PU),
  166. PINMUX_DATA(PE6_DATA, PE6_IN, PE6_OUT, PE6_IN_PU),
  167. PINMUX_DATA(PE5_DATA, PE5_IN, PE5_OUT, PE5_IN_PU),
  168. PINMUX_DATA(PE4_DATA, PE4_IN, PE4_OUT, PE4_IN_PU),
  169. PINMUX_DATA(PE3_DATA, PE3_IN, PE3_OUT, PE3_IN_PU),
  170. PINMUX_DATA(PE2_DATA, PE2_IN, PE2_OUT, PE2_IN_PU),
  171. PINMUX_DATA(PE1_DATA, PE1_IN, PE1_OUT, PE1_IN_PU),
  172. PINMUX_DATA(PE0_DATA, PE0_IN, PE0_OUT, PE0_IN_PU),
  173. /* PF GPIO */
  174. PINMUX_DATA(PF7_DATA, PF7_IN, PF7_OUT, PF7_IN_PU),
  175. PINMUX_DATA(PF6_DATA, PF6_IN, PF6_OUT, PF6_IN_PU),
  176. PINMUX_DATA(PF5_DATA, PF5_IN, PF5_OUT, PF5_IN_PU),
  177. PINMUX_DATA(PF4_DATA, PF4_IN, PF4_OUT, PF4_IN_PU),
  178. PINMUX_DATA(PF3_DATA, PF3_IN, PF3_OUT, PF3_IN_PU),
  179. PINMUX_DATA(PF2_DATA, PF2_IN, PF2_OUT, PF2_IN_PU),
  180. PINMUX_DATA(PF1_DATA, PF1_IN, PF1_OUT, PF1_IN_PU),
  181. PINMUX_DATA(PF0_DATA, PF0_IN, PF0_OUT, PF0_IN_PU),
  182. /* PG GPIO */
  183. PINMUX_DATA(PG7_DATA, PG7_IN, PG7_OUT, PG7_IN_PU),
  184. PINMUX_DATA(PG6_DATA, PG6_IN, PG6_OUT, PG6_IN_PU),
  185. PINMUX_DATA(PG5_DATA, PG5_IN, PG5_OUT, PG5_IN_PU),
  186. PINMUX_DATA(PG4_DATA, PG4_IN, PG4_OUT, PG4_IN_PU),
  187. PINMUX_DATA(PG3_DATA, PG3_IN, PG3_OUT, PG3_IN_PU),
  188. PINMUX_DATA(PG2_DATA, PG2_IN, PG2_OUT, PG2_IN_PU),
  189. PINMUX_DATA(PG1_DATA, PG1_IN, PG1_OUT, PG1_IN_PU),
  190. PINMUX_DATA(PG0_DATA, PG0_IN, PG0_OUT, PG0_IN_PU),
  191. /* PH GPIO */
  192. PINMUX_DATA(PH5_DATA, PH5_IN, PH5_OUT, PH5_IN_PU),
  193. PINMUX_DATA(PH4_DATA, PH4_IN, PH4_OUT, PH4_IN_PU),
  194. PINMUX_DATA(PH3_DATA, PH3_IN, PH3_OUT, PH3_IN_PU),
  195. PINMUX_DATA(PH2_DATA, PH2_IN, PH2_OUT, PH2_IN_PU),
  196. PINMUX_DATA(PH1_DATA, PH1_IN, PH1_OUT, PH1_IN_PU),
  197. PINMUX_DATA(PH0_DATA, PH0_IN, PH0_OUT, PH0_IN_PU),
  198. /* PA FN */
  199. PINMUX_DATA(D31_MARK, PA7_FN),
  200. PINMUX_DATA(D30_MARK, PA6_FN),
  201. PINMUX_DATA(D29_MARK, PA5_FN),
  202. PINMUX_DATA(D28_MARK, PA4_FN),
  203. PINMUX_DATA(D27_MARK, PA3_FN),
  204. PINMUX_DATA(D26_MARK, PA2_FN),
  205. PINMUX_DATA(D25_MARK, PA1_FN),
  206. PINMUX_DATA(D24_MARK, PA0_FN),
  207. /* PB FN */
  208. PINMUX_DATA(D23_MARK, PB7_FN),
  209. PINMUX_DATA(D22_MARK, PB6_FN),
  210. PINMUX_DATA(D21_MARK, PB5_FN),
  211. PINMUX_DATA(D20_MARK, PB4_FN),
  212. PINMUX_DATA(D19_MARK, PB3_FN),
  213. PINMUX_DATA(D18_MARK, PB2_FN),
  214. PINMUX_DATA(D17_MARK, PB1_FN),
  215. PINMUX_DATA(D16_MARK, PB0_FN),
  216. /* PC FN */
  217. PINMUX_DATA(BACK_MARK, PC7_FN),
  218. PINMUX_DATA(BREQ_MARK, PC6_FN),
  219. PINMUX_DATA(WE3_MARK, PC5_FN),
  220. PINMUX_DATA(WE2_MARK, PC4_FN),
  221. PINMUX_DATA(CS6_MARK, PC3_FN),
  222. PINMUX_DATA(CS5_MARK, PC2_FN),
  223. PINMUX_DATA(CS4_MARK, PC1_FN),
  224. PINMUX_DATA(CLKOUTENB_MARK, PC0_FN),
  225. /* PD FN */
  226. PINMUX_DATA(DACK3_MARK, PD7_FN),
  227. PINMUX_DATA(DACK2_MARK, PD6_FN),
  228. PINMUX_DATA(DACK1_MARK, PD5_FN),
  229. PINMUX_DATA(DACK0_MARK, PD4_FN),
  230. PINMUX_DATA(DREQ3_MARK, PD3_FN),
  231. PINMUX_DATA(DREQ2_MARK, PD2_FN),
  232. PINMUX_DATA(DREQ1_MARK, PD1_FN),
  233. PINMUX_DATA(DREQ0_MARK, PD0_FN),
  234. /* PE FN */
  235. PINMUX_DATA(IRQ3_MARK, PE7_FN),
  236. PINMUX_DATA(IRQ2_MARK, PE6_FN),
  237. PINMUX_DATA(IRQ1_MARK, PE5_FN),
  238. PINMUX_DATA(IRQ0_MARK, PE4_FN),
  239. PINMUX_DATA(DRAK3_MARK, PE3_FN),
  240. PINMUX_DATA(DRAK2_MARK, PE2_FN),
  241. PINMUX_DATA(DRAK1_MARK, PE1_FN),
  242. PINMUX_DATA(DRAK0_MARK, PE0_FN),
  243. /* PF FN */
  244. PINMUX_DATA(SCK3_MARK, PF7_FN),
  245. PINMUX_DATA(SCK2_MARK, PF6_FN),
  246. PINMUX_DATA(SCK1_MARK, PF5_FN),
  247. PINMUX_DATA(SCK0_MARK, PF4_FN),
  248. PINMUX_DATA(IRL3_MARK, PF3_FN),
  249. PINMUX_DATA(IRL2_MARK, PF2_FN),
  250. PINMUX_DATA(IRL1_MARK, PF1_FN),
  251. PINMUX_DATA(IRL0_MARK, PF0_FN),
  252. /* PG FN */
  253. PINMUX_DATA(TXD3_MARK, PG7_FN),
  254. PINMUX_DATA(TXD2_MARK, PG6_FN),
  255. PINMUX_DATA(TXD1_MARK, PG5_FN),
  256. PINMUX_DATA(TXD0_MARK, PG4_FN),
  257. PINMUX_DATA(RXD3_MARK, PG3_FN),
  258. PINMUX_DATA(RXD2_MARK, PG2_FN),
  259. PINMUX_DATA(RXD1_MARK, PG1_FN),
  260. PINMUX_DATA(RXD0_MARK, PG0_FN),
  261. /* PH FN */
  262. PINMUX_DATA(CE2B_MARK, PH5_FN),
  263. PINMUX_DATA(CE2A_MARK, PH4_FN),
  264. PINMUX_DATA(IOIS16_MARK, PH3_FN),
  265. PINMUX_DATA(STATUS1_MARK, PH2_FN),
  266. PINMUX_DATA(STATUS0_MARK, PH1_FN),
  267. PINMUX_DATA(IRQOUT_MARK, PH0_FN),
  268. };
  269. static struct pinmux_gpio shx3_pinmux_gpios[] = {
  270. /* PA */
  271. PINMUX_GPIO(GPIO_PA7, PA7_DATA),
  272. PINMUX_GPIO(GPIO_PA6, PA6_DATA),
  273. PINMUX_GPIO(GPIO_PA5, PA5_DATA),
  274. PINMUX_GPIO(GPIO_PA4, PA4_DATA),
  275. PINMUX_GPIO(GPIO_PA3, PA3_DATA),
  276. PINMUX_GPIO(GPIO_PA2, PA2_DATA),
  277. PINMUX_GPIO(GPIO_PA1, PA1_DATA),
  278. PINMUX_GPIO(GPIO_PA0, PA0_DATA),
  279. /* PB */
  280. PINMUX_GPIO(GPIO_PB7, PB7_DATA),
  281. PINMUX_GPIO(GPIO_PB6, PB6_DATA),
  282. PINMUX_GPIO(GPIO_PB5, PB5_DATA),
  283. PINMUX_GPIO(GPIO_PB4, PB4_DATA),
  284. PINMUX_GPIO(GPIO_PB3, PB3_DATA),
  285. PINMUX_GPIO(GPIO_PB2, PB2_DATA),
  286. PINMUX_GPIO(GPIO_PB1, PB1_DATA),
  287. PINMUX_GPIO(GPIO_PB0, PB0_DATA),
  288. /* PC */
  289. PINMUX_GPIO(GPIO_PC7, PC7_DATA),
  290. PINMUX_GPIO(GPIO_PC6, PC6_DATA),
  291. PINMUX_GPIO(GPIO_PC5, PC5_DATA),
  292. PINMUX_GPIO(GPIO_PC4, PC4_DATA),
  293. PINMUX_GPIO(GPIO_PC3, PC3_DATA),
  294. PINMUX_GPIO(GPIO_PC2, PC2_DATA),
  295. PINMUX_GPIO(GPIO_PC1, PC1_DATA),
  296. PINMUX_GPIO(GPIO_PC0, PC0_DATA),
  297. /* PD */
  298. PINMUX_GPIO(GPIO_PD7, PD7_DATA),
  299. PINMUX_GPIO(GPIO_PD6, PD6_DATA),
  300. PINMUX_GPIO(GPIO_PD5, PD5_DATA),
  301. PINMUX_GPIO(GPIO_PD4, PD4_DATA),
  302. PINMUX_GPIO(GPIO_PD3, PD3_DATA),
  303. PINMUX_GPIO(GPIO_PD2, PD2_DATA),
  304. PINMUX_GPIO(GPIO_PD1, PD1_DATA),
  305. PINMUX_GPIO(GPIO_PD0, PD0_DATA),
  306. /* PE */
  307. PINMUX_GPIO(GPIO_PE7, PE7_DATA),
  308. PINMUX_GPIO(GPIO_PE6, PE6_DATA),
  309. PINMUX_GPIO(GPIO_PE5, PE5_DATA),
  310. PINMUX_GPIO(GPIO_PE4, PE4_DATA),
  311. PINMUX_GPIO(GPIO_PE3, PE3_DATA),
  312. PINMUX_GPIO(GPIO_PE2, PE2_DATA),
  313. PINMUX_GPIO(GPIO_PE1, PE1_DATA),
  314. PINMUX_GPIO(GPIO_PE0, PE0_DATA),
  315. /* PF */
  316. PINMUX_GPIO(GPIO_PF7, PF7_DATA),
  317. PINMUX_GPIO(GPIO_PF6, PF6_DATA),
  318. PINMUX_GPIO(GPIO_PF5, PF5_DATA),
  319. PINMUX_GPIO(GPIO_PF4, PF4_DATA),
  320. PINMUX_GPIO(GPIO_PF3, PF3_DATA),
  321. PINMUX_GPIO(GPIO_PF2, PF2_DATA),
  322. PINMUX_GPIO(GPIO_PF1, PF1_DATA),
  323. PINMUX_GPIO(GPIO_PF0, PF0_DATA),
  324. /* PG */
  325. PINMUX_GPIO(GPIO_PG7, PG7_DATA),
  326. PINMUX_GPIO(GPIO_PG6, PG6_DATA),
  327. PINMUX_GPIO(GPIO_PG5, PG5_DATA),
  328. PINMUX_GPIO(GPIO_PG4, PG4_DATA),
  329. PINMUX_GPIO(GPIO_PG3, PG3_DATA),
  330. PINMUX_GPIO(GPIO_PG2, PG2_DATA),
  331. PINMUX_GPIO(GPIO_PG1, PG1_DATA),
  332. PINMUX_GPIO(GPIO_PG0, PG0_DATA),
  333. /* PH */
  334. PINMUX_GPIO(GPIO_PH5, PH5_DATA),
  335. PINMUX_GPIO(GPIO_PH4, PH4_DATA),
  336. PINMUX_GPIO(GPIO_PH3, PH3_DATA),
  337. PINMUX_GPIO(GPIO_PH2, PH2_DATA),
  338. PINMUX_GPIO(GPIO_PH1, PH1_DATA),
  339. PINMUX_GPIO(GPIO_PH0, PH0_DATA),
  340. /* FN */
  341. PINMUX_GPIO(GPIO_FN_D31, D31_MARK),
  342. PINMUX_GPIO(GPIO_FN_D30, D30_MARK),
  343. PINMUX_GPIO(GPIO_FN_D29, D29_MARK),
  344. PINMUX_GPIO(GPIO_FN_D28, D28_MARK),
  345. PINMUX_GPIO(GPIO_FN_D27, D27_MARK),
  346. PINMUX_GPIO(GPIO_FN_D26, D26_MARK),
  347. PINMUX_GPIO(GPIO_FN_D25, D25_MARK),
  348. PINMUX_GPIO(GPIO_FN_D24, D24_MARK),
  349. PINMUX_GPIO(GPIO_FN_D23, D23_MARK),
  350. PINMUX_GPIO(GPIO_FN_D22, D22_MARK),
  351. PINMUX_GPIO(GPIO_FN_D21, D21_MARK),
  352. PINMUX_GPIO(GPIO_FN_D20, D20_MARK),
  353. PINMUX_GPIO(GPIO_FN_D19, D19_MARK),
  354. PINMUX_GPIO(GPIO_FN_D18, D18_MARK),
  355. PINMUX_GPIO(GPIO_FN_D17, D17_MARK),
  356. PINMUX_GPIO(GPIO_FN_D16, D16_MARK),
  357. PINMUX_GPIO(GPIO_FN_BACK, BACK_MARK),
  358. PINMUX_GPIO(GPIO_FN_BREQ, BREQ_MARK),
  359. PINMUX_GPIO(GPIO_FN_WE3, WE3_MARK),
  360. PINMUX_GPIO(GPIO_FN_WE2, WE2_MARK),
  361. PINMUX_GPIO(GPIO_FN_CS6, CS6_MARK),
  362. PINMUX_GPIO(GPIO_FN_CS5, CS5_MARK),
  363. PINMUX_GPIO(GPIO_FN_CS4, CS4_MARK),
  364. PINMUX_GPIO(GPIO_FN_CLKOUTENB, CLKOUTENB_MARK),
  365. PINMUX_GPIO(GPIO_FN_DACK3, DACK3_MARK),
  366. PINMUX_GPIO(GPIO_FN_DACK2, DACK2_MARK),
  367. PINMUX_GPIO(GPIO_FN_DACK1, DACK1_MARK),
  368. PINMUX_GPIO(GPIO_FN_DACK0, DACK0_MARK),
  369. PINMUX_GPIO(GPIO_FN_DREQ3, DREQ3_MARK),
  370. PINMUX_GPIO(GPIO_FN_DREQ2, DREQ2_MARK),
  371. PINMUX_GPIO(GPIO_FN_DREQ1, DREQ1_MARK),
  372. PINMUX_GPIO(GPIO_FN_DREQ0, DREQ0_MARK),
  373. PINMUX_GPIO(GPIO_FN_IRQ3, IRQ3_MARK),
  374. PINMUX_GPIO(GPIO_FN_IRQ2, IRQ2_MARK),
  375. PINMUX_GPIO(GPIO_FN_IRQ1, IRQ1_MARK),
  376. PINMUX_GPIO(GPIO_FN_IRQ0, IRQ0_MARK),
  377. PINMUX_GPIO(GPIO_FN_DRAK3, DRAK3_MARK),
  378. PINMUX_GPIO(GPIO_FN_DRAK2, DRAK2_MARK),
  379. PINMUX_GPIO(GPIO_FN_DRAK1, DRAK1_MARK),
  380. PINMUX_GPIO(GPIO_FN_DRAK0, DRAK0_MARK),
  381. PINMUX_GPIO(GPIO_FN_SCK3, SCK3_MARK),
  382. PINMUX_GPIO(GPIO_FN_SCK2, SCK2_MARK),
  383. PINMUX_GPIO(GPIO_FN_SCK1, SCK1_MARK),
  384. PINMUX_GPIO(GPIO_FN_SCK0, SCK0_MARK),
  385. PINMUX_GPIO(GPIO_FN_IRL3, IRL3_MARK),
  386. PINMUX_GPIO(GPIO_FN_IRL2, IRL2_MARK),
  387. PINMUX_GPIO(GPIO_FN_IRL1, IRL1_MARK),
  388. PINMUX_GPIO(GPIO_FN_IRL0, IRL0_MARK),
  389. PINMUX_GPIO(GPIO_FN_TXD3, TXD3_MARK),
  390. PINMUX_GPIO(GPIO_FN_TXD2, TXD2_MARK),
  391. PINMUX_GPIO(GPIO_FN_TXD1, TXD1_MARK),
  392. PINMUX_GPIO(GPIO_FN_TXD0, TXD0_MARK),
  393. PINMUX_GPIO(GPIO_FN_RXD3, RXD3_MARK),
  394. PINMUX_GPIO(GPIO_FN_RXD2, RXD2_MARK),
  395. PINMUX_GPIO(GPIO_FN_RXD1, RXD1_MARK),
  396. PINMUX_GPIO(GPIO_FN_RXD0, RXD0_MARK),
  397. PINMUX_GPIO(GPIO_FN_CE2B, CE2B_MARK),
  398. PINMUX_GPIO(GPIO_FN_CE2A, CE2A_MARK),
  399. PINMUX_GPIO(GPIO_FN_IOIS16, IOIS16_MARK),
  400. PINMUX_GPIO(GPIO_FN_STATUS1, STATUS1_MARK),
  401. PINMUX_GPIO(GPIO_FN_STATUS0, STATUS0_MARK),
  402. PINMUX_GPIO(GPIO_FN_IRQOUT, IRQOUT_MARK),
  403. };
  404. static struct pinmux_cfg_reg shx3_pinmux_config_regs[] = {
  405. { PINMUX_CFG_REG("PABCR", 0xffc70000, 32, 2) {
  406. PA7_FN, PA7_OUT, PA7_IN, PA7_IN_PU,
  407. PA6_FN, PA6_OUT, PA6_IN, PA6_IN_PU,
  408. PA5_FN, PA5_OUT, PA5_IN, PA5_IN_PU,
  409. PA4_FN, PA4_OUT, PA4_IN, PA4_IN_PU,
  410. PA3_FN, PA3_OUT, PA3_IN, PA3_IN_PU,
  411. PA2_FN, PA2_OUT, PA2_IN, PA2_IN_PU,
  412. PA1_FN, PA1_OUT, PA1_IN, PA1_IN_PU,
  413. PA0_FN, PA0_OUT, PA0_IN, PA0_IN_PU,
  414. PB7_FN, PB7_OUT, PB7_IN, PB7_IN_PU,
  415. PB6_FN, PB6_OUT, PB6_IN, PB6_IN_PU,
  416. PB5_FN, PB5_OUT, PB5_IN, PB5_IN_PU,
  417. PB4_FN, PB4_OUT, PB4_IN, PB4_IN_PU,
  418. PB3_FN, PB3_OUT, PB3_IN, PB3_IN_PU,
  419. PB2_FN, PB2_OUT, PB2_IN, PB2_IN_PU,
  420. PB1_FN, PB1_OUT, PB1_IN, PB1_IN_PU,
  421. PB0_FN, PB0_OUT, PB0_IN, PB0_IN_PU, },
  422. },
  423. { PINMUX_CFG_REG("PCDCR", 0xffc70004, 32, 2) {
  424. PC7_FN, PC7_OUT, PC7_IN, PC7_IN_PU,
  425. PC6_FN, PC6_OUT, PC6_IN, PC6_IN_PU,
  426. PC5_FN, PC5_OUT, PC5_IN, PC5_IN_PU,
  427. PC4_FN, PC4_OUT, PC4_IN, PC4_IN_PU,
  428. PC3_FN, PC3_OUT, PC3_IN, PC3_IN_PU,
  429. PC2_FN, PC2_OUT, PC2_IN, PC2_IN_PU,
  430. PC1_FN, PC1_OUT, PC1_IN, PC1_IN_PU,
  431. PC0_FN, PC0_OUT, PC0_IN, PC0_IN_PU,
  432. PD7_FN, PD7_OUT, PD7_IN, PD7_IN_PU,
  433. PD6_FN, PD6_OUT, PD6_IN, PD6_IN_PU,
  434. PD5_FN, PD5_OUT, PD5_IN, PD5_IN_PU,
  435. PD4_FN, PD4_OUT, PD4_IN, PD4_IN_PU,
  436. PD3_FN, PD3_OUT, PD3_IN, PD3_IN_PU,
  437. PD2_FN, PD2_OUT, PD2_IN, PD2_IN_PU,
  438. PD1_FN, PD1_OUT, PD1_IN, PD1_IN_PU,
  439. PD0_FN, PD0_OUT, PD0_IN, PD0_IN_PU, },
  440. },
  441. { PINMUX_CFG_REG("PEFCR", 0xffc70008, 32, 2) {
  442. PE7_FN, PE7_OUT, PE7_IN, PE7_IN_PU,
  443. PE6_FN, PE6_OUT, PE6_IN, PE6_IN_PU,
  444. PE5_FN, PE5_OUT, PE5_IN, PE5_IN_PU,
  445. PE4_FN, PE4_OUT, PE4_IN, PE4_IN_PU,
  446. PE3_FN, PE3_OUT, PE3_IN, PE3_IN_PU,
  447. PE2_FN, PE2_OUT, PE2_IN, PE2_IN_PU,
  448. PE1_FN, PE1_OUT, PE1_IN, PE1_IN_PU,
  449. PE0_FN, PE0_OUT, PE0_IN, PE0_IN_PU,
  450. PF7_FN, PF7_OUT, PF7_IN, PF7_IN_PU,
  451. PF6_FN, PF6_OUT, PF6_IN, PF6_IN_PU,
  452. PF5_FN, PF5_OUT, PF5_IN, PF5_IN_PU,
  453. PF4_FN, PF4_OUT, PF4_IN, PF4_IN_PU,
  454. PF3_FN, PF3_OUT, PF3_IN, PF3_IN_PU,
  455. PF2_FN, PF2_OUT, PF2_IN, PF2_IN_PU,
  456. PF1_FN, PF1_OUT, PF1_IN, PF1_IN_PU,
  457. PF0_FN, PF0_OUT, PF0_IN, PF0_IN_PU, },
  458. },
  459. { PINMUX_CFG_REG("PGHCR", 0xffc7000c, 32, 2) {
  460. PG7_FN, PG7_OUT, PG7_IN, PG7_IN_PU,
  461. PG6_FN, PG6_OUT, PG6_IN, PG6_IN_PU,
  462. PG5_FN, PG5_OUT, PG5_IN, PG5_IN_PU,
  463. PG4_FN, PG4_OUT, PG4_IN, PG4_IN_PU,
  464. PG3_FN, PG3_OUT, PG3_IN, PG3_IN_PU,
  465. PG2_FN, PG2_OUT, PG2_IN, PG2_IN_PU,
  466. PG1_FN, PG1_OUT, PG1_IN, PG1_IN_PU,
  467. PG0_FN, PG0_OUT, PG0_IN, PG0_IN_PU,
  468. 0, 0, 0, 0,
  469. 0, 0, 0, 0,
  470. PH5_FN, PH5_OUT, PH5_IN, PH5_IN_PU,
  471. PH4_FN, PH4_OUT, PH4_IN, PH4_IN_PU,
  472. PH3_FN, PH3_OUT, PH3_IN, PH3_IN_PU,
  473. PH2_FN, PH2_OUT, PH2_IN, PH2_IN_PU,
  474. PH1_FN, PH1_OUT, PH1_IN, PH1_IN_PU,
  475. PH0_FN, PH0_OUT, PH0_IN, PH0_IN_PU, },
  476. },
  477. { },
  478. };
  479. static struct pinmux_data_reg shx3_pinmux_data_regs[] = {
  480. { PINMUX_DATA_REG("PABDR", 0xffc70010, 32) {
  481. 0, 0, 0, 0, 0, 0, 0, 0,
  482. PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
  483. PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
  484. 0, 0, 0, 0, 0, 0, 0, 0,
  485. PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
  486. PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA, },
  487. },
  488. { PINMUX_DATA_REG("PCDDR", 0xffc70014, 32) {
  489. 0, 0, 0, 0, 0, 0, 0, 0,
  490. PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
  491. PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
  492. 0, 0, 0, 0, 0, 0, 0, 0,
  493. PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
  494. PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA, },
  495. },
  496. { PINMUX_DATA_REG("PEFDR", 0xffc70018, 32) {
  497. 0, 0, 0, 0, 0, 0, 0, 0,
  498. PE7_DATA, PE6_DATA, PE5_DATA, PE4_DATA,
  499. PE3_DATA, PE2_DATA, PE1_DATA, PE0_DATA,
  500. 0, 0, 0, 0, 0, 0, 0, 0,
  501. PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
  502. PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA, },
  503. },
  504. { PINMUX_DATA_REG("PGHDR", 0xffc7001c, 32) {
  505. 0, 0, 0, 0, 0, 0, 0, 0,
  506. PG7_DATA, PG6_DATA, PG5_DATA, PG4_DATA,
  507. PG3_DATA, PG2_DATA, PG1_DATA, PG0_DATA,
  508. 0, 0, 0, 0, 0, 0, 0, 0,
  509. 0, 0, PH5_DATA, PH4_DATA,
  510. PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA, },
  511. },
  512. { },
  513. };
  514. static struct pinmux_info shx3_pinmux_info = {
  515. .name = "shx3_pfc",
  516. .reserved_id = PINMUX_RESERVED,
  517. .data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
  518. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  519. .input_pu = { PINMUX_INPUT_PULLUP_BEGIN,
  520. PINMUX_INPUT_PULLUP_END },
  521. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  522. .mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
  523. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  524. .first_gpio = GPIO_PA7,
  525. .last_gpio = GPIO_FN_IRQOUT,
  526. .gpios = shx3_pinmux_gpios,
  527. .gpio_data = shx3_pinmux_data,
  528. .gpio_data_size = ARRAY_SIZE(shx3_pinmux_data),
  529. .cfg_regs = shx3_pinmux_config_regs,
  530. .data_regs = shx3_pinmux_data_regs,
  531. };
  532. static int __init shx3_pinmux_setup(void)
  533. {
  534. return register_pinmux(&shx3_pinmux_info);
  535. }
  536. arch_initcall(shx3_pinmux_setup);