board-urquell.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * Renesas Technology Corp. SH7786 Urquell Support.
  3. *
  4. * Copyright (C) 2008 Kuninori Morimoto <morimoto.kuninori@renesas.com>
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on board-sh7785lcr.c
  8. * Copyright (C) 2008 Yoshihiro Shimoda
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file "COPYING" in the main directory of this archive
  12. * for more details.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/fb.h>
  17. #include <linux/smc91x.h>
  18. #include <linux/mtd/physmap.h>
  19. #include <linux/delay.h>
  20. #include <linux/gpio.h>
  21. #include <linux/irq.h>
  22. #include <linux/clk.h>
  23. #include <mach/urquell.h>
  24. #include <cpu/sh7786.h>
  25. #include <asm/heartbeat.h>
  26. #include <asm/sizes.h>
  27. #include <asm/smp-ops.h>
  28. /*
  29. * bit 1234 5678
  30. *----------------------------
  31. * SW1 0101 0010 -> Pck 33MHz version
  32. * (1101 0010) Pck 66MHz version
  33. * SW2 0x1x xxxx -> little endian
  34. * 29bit mode
  35. * SW47 0001 1000 -> CS0 : on-board flash
  36. * CS1 : SRAM, registers, LAN, PCMCIA
  37. * 38400 bps for SCIF1
  38. *
  39. * Address
  40. * 0x00000000 - 0x04000000 (CS0) Nor Flash
  41. * 0x04000000 - 0x04200000 (CS1) SRAM
  42. * 0x05000000 - 0x05800000 (CS1) on board register
  43. * 0x05800000 - 0x06000000 (CS1) LAN91C111
  44. * 0x06000000 - 0x06400000 (CS1) PCMCIA
  45. * 0x08000000 - 0x10000000 (CS2-CS3) DDR3
  46. * 0x10000000 - 0x14000000 (CS4) PCIe
  47. * 0x14000000 - 0x14800000 (CS5) Core0 LRAM/URAM
  48. * 0x14800000 - 0x15000000 (CS5) Core1 LRAM/URAM
  49. * 0x18000000 - 0x1C000000 (CS6) ATA/NAND-Flash
  50. * 0x1C000000 - (CS7) SH7786 Control register
  51. */
  52. /* HeartBeat */
  53. static struct resource heartbeat_resource = {
  54. .start = BOARDREG(SLEDR),
  55. .end = BOARDREG(SLEDR),
  56. .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
  57. };
  58. static struct platform_device heartbeat_device = {
  59. .name = "heartbeat",
  60. .id = -1,
  61. .num_resources = 1,
  62. .resource = &heartbeat_resource,
  63. };
  64. /* LAN91C111 */
  65. static struct smc91x_platdata smc91x_info = {
  66. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  67. };
  68. static struct resource smc91x_eth_resources[] = {
  69. [0] = {
  70. .name = "SMC91C111" ,
  71. .start = 0x05800300,
  72. .end = 0x0580030f,
  73. .flags = IORESOURCE_MEM,
  74. },
  75. [1] = {
  76. .start = 11,
  77. .flags = IORESOURCE_IRQ,
  78. },
  79. };
  80. static struct platform_device smc91x_eth_device = {
  81. .name = "smc91x",
  82. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  83. .resource = smc91x_eth_resources,
  84. .dev = {
  85. .platform_data = &smc91x_info,
  86. },
  87. };
  88. /* Nor Flash */
  89. static struct mtd_partition nor_flash_partitions[] = {
  90. {
  91. .name = "loader",
  92. .offset = 0x00000000,
  93. .size = SZ_512K,
  94. .mask_flags = MTD_WRITEABLE, /* Read-only */
  95. },
  96. {
  97. .name = "bootenv",
  98. .offset = MTDPART_OFS_APPEND,
  99. .size = SZ_512K,
  100. .mask_flags = MTD_WRITEABLE, /* Read-only */
  101. },
  102. {
  103. .name = "kernel",
  104. .offset = MTDPART_OFS_APPEND,
  105. .size = SZ_4M,
  106. },
  107. {
  108. .name = "data",
  109. .offset = MTDPART_OFS_APPEND,
  110. .size = MTDPART_SIZ_FULL,
  111. },
  112. };
  113. static struct physmap_flash_data nor_flash_data = {
  114. .width = 2,
  115. .parts = nor_flash_partitions,
  116. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  117. };
  118. static struct resource nor_flash_resources[] = {
  119. [0] = {
  120. .start = NOR_FLASH_ADDR,
  121. .end = NOR_FLASH_ADDR + NOR_FLASH_SIZE - 1,
  122. .flags = IORESOURCE_MEM,
  123. }
  124. };
  125. static struct platform_device nor_flash_device = {
  126. .name = "physmap-flash",
  127. .dev = {
  128. .platform_data = &nor_flash_data,
  129. },
  130. .num_resources = ARRAY_SIZE(nor_flash_resources),
  131. .resource = nor_flash_resources,
  132. };
  133. static struct platform_device *urquell_devices[] __initdata = {
  134. &heartbeat_device,
  135. &smc91x_eth_device,
  136. &nor_flash_device,
  137. };
  138. static int __init urquell_devices_setup(void)
  139. {
  140. /* USB */
  141. gpio_request(GPIO_FN_USB_OVC0, NULL);
  142. gpio_request(GPIO_FN_USB_PENC0, NULL);
  143. /* enable LAN */
  144. __raw_writew(__raw_readw(UBOARDREG(IRL2MSKR)) & ~0x00000001,
  145. UBOARDREG(IRL2MSKR));
  146. return platform_add_devices(urquell_devices,
  147. ARRAY_SIZE(urquell_devices));
  148. }
  149. device_initcall(urquell_devices_setup);
  150. static void urquell_power_off(void)
  151. {
  152. __raw_writew(0xa5a5, UBOARDREG(SRSTR));
  153. }
  154. static void __init urquell_init_irq(void)
  155. {
  156. plat_irq_setup_pins(IRQ_MODE_IRL3210_MASK);
  157. }
  158. static int urquell_mode_pins(void)
  159. {
  160. return __raw_readw(UBOARDREG(MDSWMR));
  161. }
  162. static int urquell_clk_init(void)
  163. {
  164. struct clk *clk;
  165. int ret;
  166. /*
  167. * Only handle the EXTAL case, anyone interfacing a crystal
  168. * resonator will need to provide their own input clock.
  169. */
  170. if (test_mode_pin(MODE_PIN9))
  171. return -EINVAL;
  172. clk = clk_get(NULL, "extal");
  173. if (IS_ERR(clk))
  174. return PTR_ERR(clk);
  175. ret = clk_set_rate(clk, 33333333);
  176. clk_put(clk);
  177. return ret;
  178. }
  179. /* Initialize the board */
  180. static void __init urquell_setup(char **cmdline_p)
  181. {
  182. printk(KERN_INFO "Renesas Technology Corp. Urquell support.\n");
  183. pm_power_off = urquell_power_off;
  184. register_smp_ops(&shx3_smp_ops);
  185. }
  186. /*
  187. * The Machine Vector
  188. */
  189. static struct sh_machine_vector mv_urquell __initmv = {
  190. .mv_name = "Urquell",
  191. .mv_setup = urquell_setup,
  192. .mv_init_irq = urquell_init_irq,
  193. .mv_mode_pins = urquell_mode_pins,
  194. .mv_clk_init = urquell_clk_init,
  195. };