math_efp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /*
  2. * arch/powerpc/math-emu/math_efp.c
  3. *
  4. * Copyright (C) 2006-2008, 2010 Freescale Semiconductor, Inc.
  5. *
  6. * Author: Ebony Zhu, <ebony.zhu@freescale.com>
  7. * Yu Liu, <yu.liu@freescale.com>
  8. *
  9. * Derived from arch/alpha/math-emu/math.c
  10. * arch/powerpc/math-emu/math.c
  11. *
  12. * Description:
  13. * This file is the exception handler to make E500 SPE instructions
  14. * fully comply with IEEE-754 floating point standard.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License
  18. * as published by the Free Software Foundation; either version
  19. * 2 of the License, or (at your option) any later version.
  20. */
  21. #include <linux/types.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/reg.h>
  24. #define FP_EX_BOOKE_E500_SPE
  25. #include <asm/sfp-machine.h>
  26. #include <math-emu/soft-fp.h>
  27. #include <math-emu/single.h>
  28. #include <math-emu/double.h>
  29. #define EFAPU 0x4
  30. #define VCT 0x4
  31. #define SPFP 0x6
  32. #define DPFP 0x7
  33. #define EFSADD 0x2c0
  34. #define EFSSUB 0x2c1
  35. #define EFSABS 0x2c4
  36. #define EFSNABS 0x2c5
  37. #define EFSNEG 0x2c6
  38. #define EFSMUL 0x2c8
  39. #define EFSDIV 0x2c9
  40. #define EFSCMPGT 0x2cc
  41. #define EFSCMPLT 0x2cd
  42. #define EFSCMPEQ 0x2ce
  43. #define EFSCFD 0x2cf
  44. #define EFSCFSI 0x2d1
  45. #define EFSCTUI 0x2d4
  46. #define EFSCTSI 0x2d5
  47. #define EFSCTUF 0x2d6
  48. #define EFSCTSF 0x2d7
  49. #define EFSCTUIZ 0x2d8
  50. #define EFSCTSIZ 0x2da
  51. #define EVFSADD 0x280
  52. #define EVFSSUB 0x281
  53. #define EVFSABS 0x284
  54. #define EVFSNABS 0x285
  55. #define EVFSNEG 0x286
  56. #define EVFSMUL 0x288
  57. #define EVFSDIV 0x289
  58. #define EVFSCMPGT 0x28c
  59. #define EVFSCMPLT 0x28d
  60. #define EVFSCMPEQ 0x28e
  61. #define EVFSCTUI 0x294
  62. #define EVFSCTSI 0x295
  63. #define EVFSCTUF 0x296
  64. #define EVFSCTSF 0x297
  65. #define EVFSCTUIZ 0x298
  66. #define EVFSCTSIZ 0x29a
  67. #define EFDADD 0x2e0
  68. #define EFDSUB 0x2e1
  69. #define EFDABS 0x2e4
  70. #define EFDNABS 0x2e5
  71. #define EFDNEG 0x2e6
  72. #define EFDMUL 0x2e8
  73. #define EFDDIV 0x2e9
  74. #define EFDCTUIDZ 0x2ea
  75. #define EFDCTSIDZ 0x2eb
  76. #define EFDCMPGT 0x2ec
  77. #define EFDCMPLT 0x2ed
  78. #define EFDCMPEQ 0x2ee
  79. #define EFDCFS 0x2ef
  80. #define EFDCTUI 0x2f4
  81. #define EFDCTSI 0x2f5
  82. #define EFDCTUF 0x2f6
  83. #define EFDCTSF 0x2f7
  84. #define EFDCTUIZ 0x2f8
  85. #define EFDCTSIZ 0x2fa
  86. #define AB 2
  87. #define XA 3
  88. #define XB 4
  89. #define XCR 5
  90. #define NOTYPE 0
  91. #define SIGN_BIT_S (1UL << 31)
  92. #define SIGN_BIT_D (1ULL << 63)
  93. #define FP_EX_MASK (FP_EX_INEXACT | FP_EX_INVALID | FP_EX_DIVZERO | \
  94. FP_EX_UNDERFLOW | FP_EX_OVERFLOW)
  95. static int have_e500_cpu_a005_erratum;
  96. union dw_union {
  97. u64 dp[1];
  98. u32 wp[2];
  99. };
  100. static unsigned long insn_type(unsigned long speinsn)
  101. {
  102. unsigned long ret = NOTYPE;
  103. switch (speinsn & 0x7ff) {
  104. case EFSABS: ret = XA; break;
  105. case EFSADD: ret = AB; break;
  106. case EFSCFD: ret = XB; break;
  107. case EFSCMPEQ: ret = XCR; break;
  108. case EFSCMPGT: ret = XCR; break;
  109. case EFSCMPLT: ret = XCR; break;
  110. case EFSCTSF: ret = XB; break;
  111. case EFSCTSI: ret = XB; break;
  112. case EFSCTSIZ: ret = XB; break;
  113. case EFSCTUF: ret = XB; break;
  114. case EFSCTUI: ret = XB; break;
  115. case EFSCTUIZ: ret = XB; break;
  116. case EFSDIV: ret = AB; break;
  117. case EFSMUL: ret = AB; break;
  118. case EFSNABS: ret = XA; break;
  119. case EFSNEG: ret = XA; break;
  120. case EFSSUB: ret = AB; break;
  121. case EFSCFSI: ret = XB; break;
  122. case EVFSABS: ret = XA; break;
  123. case EVFSADD: ret = AB; break;
  124. case EVFSCMPEQ: ret = XCR; break;
  125. case EVFSCMPGT: ret = XCR; break;
  126. case EVFSCMPLT: ret = XCR; break;
  127. case EVFSCTSF: ret = XB; break;
  128. case EVFSCTSI: ret = XB; break;
  129. case EVFSCTSIZ: ret = XB; break;
  130. case EVFSCTUF: ret = XB; break;
  131. case EVFSCTUI: ret = XB; break;
  132. case EVFSCTUIZ: ret = XB; break;
  133. case EVFSDIV: ret = AB; break;
  134. case EVFSMUL: ret = AB; break;
  135. case EVFSNABS: ret = XA; break;
  136. case EVFSNEG: ret = XA; break;
  137. case EVFSSUB: ret = AB; break;
  138. case EFDABS: ret = XA; break;
  139. case EFDADD: ret = AB; break;
  140. case EFDCFS: ret = XB; break;
  141. case EFDCMPEQ: ret = XCR; break;
  142. case EFDCMPGT: ret = XCR; break;
  143. case EFDCMPLT: ret = XCR; break;
  144. case EFDCTSF: ret = XB; break;
  145. case EFDCTSI: ret = XB; break;
  146. case EFDCTSIDZ: ret = XB; break;
  147. case EFDCTSIZ: ret = XB; break;
  148. case EFDCTUF: ret = XB; break;
  149. case EFDCTUI: ret = XB; break;
  150. case EFDCTUIDZ: ret = XB; break;
  151. case EFDCTUIZ: ret = XB; break;
  152. case EFDDIV: ret = AB; break;
  153. case EFDMUL: ret = AB; break;
  154. case EFDNABS: ret = XA; break;
  155. case EFDNEG: ret = XA; break;
  156. case EFDSUB: ret = AB; break;
  157. }
  158. return ret;
  159. }
  160. int do_spe_mathemu(struct pt_regs *regs)
  161. {
  162. FP_DECL_EX;
  163. int IR, cmp;
  164. unsigned long type, func, fc, fa, fb, src, speinsn;
  165. union dw_union vc, va, vb;
  166. if (get_user(speinsn, (unsigned int __user *) regs->nip))
  167. return -EFAULT;
  168. if ((speinsn >> 26) != EFAPU)
  169. return -EINVAL; /* not an spe instruction */
  170. type = insn_type(speinsn);
  171. if (type == NOTYPE)
  172. goto illegal;
  173. func = speinsn & 0x7ff;
  174. fc = (speinsn >> 21) & 0x1f;
  175. fa = (speinsn >> 16) & 0x1f;
  176. fb = (speinsn >> 11) & 0x1f;
  177. src = (speinsn >> 5) & 0x7;
  178. vc.wp[0] = current->thread.evr[fc];
  179. vc.wp[1] = regs->gpr[fc];
  180. va.wp[0] = current->thread.evr[fa];
  181. va.wp[1] = regs->gpr[fa];
  182. vb.wp[0] = current->thread.evr[fb];
  183. vb.wp[1] = regs->gpr[fb];
  184. __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
  185. pr_debug("speinsn:%08lx spefscr:%08lx\n", speinsn, __FPU_FPSCR);
  186. pr_debug("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
  187. pr_debug("va: %08x %08x\n", va.wp[0], va.wp[1]);
  188. pr_debug("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
  189. switch (src) {
  190. case SPFP: {
  191. FP_DECL_S(SA); FP_DECL_S(SB); FP_DECL_S(SR);
  192. switch (type) {
  193. case AB:
  194. case XCR:
  195. FP_UNPACK_SP(SA, va.wp + 1);
  196. case XB:
  197. FP_UNPACK_SP(SB, vb.wp + 1);
  198. break;
  199. case XA:
  200. FP_UNPACK_SP(SA, va.wp + 1);
  201. break;
  202. }
  203. pr_debug("SA: %ld %08lx %ld (%ld)\n", SA_s, SA_f, SA_e, SA_c);
  204. pr_debug("SB: %ld %08lx %ld (%ld)\n", SB_s, SB_f, SB_e, SB_c);
  205. switch (func) {
  206. case EFSABS:
  207. vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
  208. goto update_regs;
  209. case EFSNABS:
  210. vc.wp[1] = va.wp[1] | SIGN_BIT_S;
  211. goto update_regs;
  212. case EFSNEG:
  213. vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
  214. goto update_regs;
  215. case EFSADD:
  216. FP_ADD_S(SR, SA, SB);
  217. goto pack_s;
  218. case EFSSUB:
  219. FP_SUB_S(SR, SA, SB);
  220. goto pack_s;
  221. case EFSMUL:
  222. FP_MUL_S(SR, SA, SB);
  223. goto pack_s;
  224. case EFSDIV:
  225. FP_DIV_S(SR, SA, SB);
  226. goto pack_s;
  227. case EFSCMPEQ:
  228. cmp = 0;
  229. goto cmp_s;
  230. case EFSCMPGT:
  231. cmp = 1;
  232. goto cmp_s;
  233. case EFSCMPLT:
  234. cmp = -1;
  235. goto cmp_s;
  236. case EFSCTSF:
  237. case EFSCTUF:
  238. if (!((vb.wp[1] >> 23) == 0xff && ((vb.wp[1] & 0x7fffff) > 0))) {
  239. /* NaN */
  240. if (((vb.wp[1] >> 23) & 0xff) == 0) {
  241. /* denorm */
  242. vc.wp[1] = 0x0;
  243. } else if ((vb.wp[1] >> 31) == 0) {
  244. /* positive normal */
  245. vc.wp[1] = (func == EFSCTSF) ?
  246. 0x7fffffff : 0xffffffff;
  247. } else { /* negative normal */
  248. vc.wp[1] = (func == EFSCTSF) ?
  249. 0x80000000 : 0x0;
  250. }
  251. } else { /* rB is NaN */
  252. vc.wp[1] = 0x0;
  253. }
  254. goto update_regs;
  255. case EFSCFD: {
  256. FP_DECL_D(DB);
  257. FP_CLEAR_EXCEPTIONS;
  258. FP_UNPACK_DP(DB, vb.dp);
  259. pr_debug("DB: %ld %08lx %08lx %ld (%ld)\n",
  260. DB_s, DB_f1, DB_f0, DB_e, DB_c);
  261. FP_CONV(S, D, 1, 2, SR, DB);
  262. goto pack_s;
  263. }
  264. case EFSCTSI:
  265. case EFSCTSIZ:
  266. case EFSCTUI:
  267. case EFSCTUIZ:
  268. if (func & 0x4) {
  269. _FP_ROUND(1, SB);
  270. } else {
  271. _FP_ROUND_ZERO(1, SB);
  272. }
  273. FP_TO_INT_S(vc.wp[1], SB, 32,
  274. (((func & 0x3) != 0) || SB_s));
  275. goto update_regs;
  276. default:
  277. goto illegal;
  278. }
  279. break;
  280. pack_s:
  281. pr_debug("SR: %ld %08lx %ld (%ld)\n", SR_s, SR_f, SR_e, SR_c);
  282. FP_PACK_SP(vc.wp + 1, SR);
  283. goto update_regs;
  284. cmp_s:
  285. FP_CMP_S(IR, SA, SB, 3);
  286. if (IR == 3 && (FP_ISSIGNAN_S(SA) || FP_ISSIGNAN_S(SB)))
  287. FP_SET_EXCEPTION(FP_EX_INVALID);
  288. if (IR == cmp) {
  289. IR = 0x4;
  290. } else {
  291. IR = 0;
  292. }
  293. goto update_ccr;
  294. }
  295. case DPFP: {
  296. FP_DECL_D(DA); FP_DECL_D(DB); FP_DECL_D(DR);
  297. switch (type) {
  298. case AB:
  299. case XCR:
  300. FP_UNPACK_DP(DA, va.dp);
  301. case XB:
  302. FP_UNPACK_DP(DB, vb.dp);
  303. break;
  304. case XA:
  305. FP_UNPACK_DP(DA, va.dp);
  306. break;
  307. }
  308. pr_debug("DA: %ld %08lx %08lx %ld (%ld)\n",
  309. DA_s, DA_f1, DA_f0, DA_e, DA_c);
  310. pr_debug("DB: %ld %08lx %08lx %ld (%ld)\n",
  311. DB_s, DB_f1, DB_f0, DB_e, DB_c);
  312. switch (func) {
  313. case EFDABS:
  314. vc.dp[0] = va.dp[0] & ~SIGN_BIT_D;
  315. goto update_regs;
  316. case EFDNABS:
  317. vc.dp[0] = va.dp[0] | SIGN_BIT_D;
  318. goto update_regs;
  319. case EFDNEG:
  320. vc.dp[0] = va.dp[0] ^ SIGN_BIT_D;
  321. goto update_regs;
  322. case EFDADD:
  323. FP_ADD_D(DR, DA, DB);
  324. goto pack_d;
  325. case EFDSUB:
  326. FP_SUB_D(DR, DA, DB);
  327. goto pack_d;
  328. case EFDMUL:
  329. FP_MUL_D(DR, DA, DB);
  330. goto pack_d;
  331. case EFDDIV:
  332. FP_DIV_D(DR, DA, DB);
  333. goto pack_d;
  334. case EFDCMPEQ:
  335. cmp = 0;
  336. goto cmp_d;
  337. case EFDCMPGT:
  338. cmp = 1;
  339. goto cmp_d;
  340. case EFDCMPLT:
  341. cmp = -1;
  342. goto cmp_d;
  343. case EFDCTSF:
  344. case EFDCTUF:
  345. if (!((vb.wp[0] >> 20) == 0x7ff &&
  346. ((vb.wp[0] & 0xfffff) > 0 || (vb.wp[1] > 0)))) {
  347. /* not a NaN */
  348. if (((vb.wp[0] >> 20) & 0x7ff) == 0) {
  349. /* denorm */
  350. vc.wp[1] = 0x0;
  351. } else if ((vb.wp[0] >> 31) == 0) {
  352. /* positive normal */
  353. vc.wp[1] = (func == EFDCTSF) ?
  354. 0x7fffffff : 0xffffffff;
  355. } else { /* negative normal */
  356. vc.wp[1] = (func == EFDCTSF) ?
  357. 0x80000000 : 0x0;
  358. }
  359. } else { /* NaN */
  360. vc.wp[1] = 0x0;
  361. }
  362. goto update_regs;
  363. case EFDCFS: {
  364. FP_DECL_S(SB);
  365. FP_CLEAR_EXCEPTIONS;
  366. FP_UNPACK_SP(SB, vb.wp + 1);
  367. pr_debug("SB: %ld %08lx %ld (%ld)\n",
  368. SB_s, SB_f, SB_e, SB_c);
  369. FP_CONV(D, S, 2, 1, DR, SB);
  370. goto pack_d;
  371. }
  372. case EFDCTUIDZ:
  373. case EFDCTSIDZ:
  374. _FP_ROUND_ZERO(2, DB);
  375. FP_TO_INT_D(vc.dp[0], DB, 64, ((func & 0x1) == 0));
  376. goto update_regs;
  377. case EFDCTUI:
  378. case EFDCTSI:
  379. case EFDCTUIZ:
  380. case EFDCTSIZ:
  381. if (func & 0x4) {
  382. _FP_ROUND(2, DB);
  383. } else {
  384. _FP_ROUND_ZERO(2, DB);
  385. }
  386. FP_TO_INT_D(vc.wp[1], DB, 32,
  387. (((func & 0x3) != 0) || DB_s));
  388. goto update_regs;
  389. default:
  390. goto illegal;
  391. }
  392. break;
  393. pack_d:
  394. pr_debug("DR: %ld %08lx %08lx %ld (%ld)\n",
  395. DR_s, DR_f1, DR_f0, DR_e, DR_c);
  396. FP_PACK_DP(vc.dp, DR);
  397. goto update_regs;
  398. cmp_d:
  399. FP_CMP_D(IR, DA, DB, 3);
  400. if (IR == 3 && (FP_ISSIGNAN_D(DA) || FP_ISSIGNAN_D(DB)))
  401. FP_SET_EXCEPTION(FP_EX_INVALID);
  402. if (IR == cmp) {
  403. IR = 0x4;
  404. } else {
  405. IR = 0;
  406. }
  407. goto update_ccr;
  408. }
  409. case VCT: {
  410. FP_DECL_S(SA0); FP_DECL_S(SB0); FP_DECL_S(SR0);
  411. FP_DECL_S(SA1); FP_DECL_S(SB1); FP_DECL_S(SR1);
  412. int IR0, IR1;
  413. switch (type) {
  414. case AB:
  415. case XCR:
  416. FP_UNPACK_SP(SA0, va.wp);
  417. FP_UNPACK_SP(SA1, va.wp + 1);
  418. case XB:
  419. FP_UNPACK_SP(SB0, vb.wp);
  420. FP_UNPACK_SP(SB1, vb.wp + 1);
  421. break;
  422. case XA:
  423. FP_UNPACK_SP(SA0, va.wp);
  424. FP_UNPACK_SP(SA1, va.wp + 1);
  425. break;
  426. }
  427. pr_debug("SA0: %ld %08lx %ld (%ld)\n",
  428. SA0_s, SA0_f, SA0_e, SA0_c);
  429. pr_debug("SA1: %ld %08lx %ld (%ld)\n",
  430. SA1_s, SA1_f, SA1_e, SA1_c);
  431. pr_debug("SB0: %ld %08lx %ld (%ld)\n",
  432. SB0_s, SB0_f, SB0_e, SB0_c);
  433. pr_debug("SB1: %ld %08lx %ld (%ld)\n",
  434. SB1_s, SB1_f, SB1_e, SB1_c);
  435. switch (func) {
  436. case EVFSABS:
  437. vc.wp[0] = va.wp[0] & ~SIGN_BIT_S;
  438. vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
  439. goto update_regs;
  440. case EVFSNABS:
  441. vc.wp[0] = va.wp[0] | SIGN_BIT_S;
  442. vc.wp[1] = va.wp[1] | SIGN_BIT_S;
  443. goto update_regs;
  444. case EVFSNEG:
  445. vc.wp[0] = va.wp[0] ^ SIGN_BIT_S;
  446. vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
  447. goto update_regs;
  448. case EVFSADD:
  449. FP_ADD_S(SR0, SA0, SB0);
  450. FP_ADD_S(SR1, SA1, SB1);
  451. goto pack_vs;
  452. case EVFSSUB:
  453. FP_SUB_S(SR0, SA0, SB0);
  454. FP_SUB_S(SR1, SA1, SB1);
  455. goto pack_vs;
  456. case EVFSMUL:
  457. FP_MUL_S(SR0, SA0, SB0);
  458. FP_MUL_S(SR1, SA1, SB1);
  459. goto pack_vs;
  460. case EVFSDIV:
  461. FP_DIV_S(SR0, SA0, SB0);
  462. FP_DIV_S(SR1, SA1, SB1);
  463. goto pack_vs;
  464. case EVFSCMPEQ:
  465. cmp = 0;
  466. goto cmp_vs;
  467. case EVFSCMPGT:
  468. cmp = 1;
  469. goto cmp_vs;
  470. case EVFSCMPLT:
  471. cmp = -1;
  472. goto cmp_vs;
  473. case EVFSCTSF:
  474. __asm__ __volatile__ ("mtspr 512, %4\n"
  475. "efsctsf %0, %2\n"
  476. "efsctsf %1, %3\n"
  477. : "=r" (vc.wp[0]), "=r" (vc.wp[1])
  478. : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
  479. goto update_regs;
  480. case EVFSCTUF:
  481. __asm__ __volatile__ ("mtspr 512, %4\n"
  482. "efsctuf %0, %2\n"
  483. "efsctuf %1, %3\n"
  484. : "=r" (vc.wp[0]), "=r" (vc.wp[1])
  485. : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
  486. goto update_regs;
  487. case EVFSCTUI:
  488. case EVFSCTSI:
  489. case EVFSCTUIZ:
  490. case EVFSCTSIZ:
  491. if (func & 0x4) {
  492. _FP_ROUND(1, SB0);
  493. _FP_ROUND(1, SB1);
  494. } else {
  495. _FP_ROUND_ZERO(1, SB0);
  496. _FP_ROUND_ZERO(1, SB1);
  497. }
  498. FP_TO_INT_S(vc.wp[0], SB0, 32,
  499. (((func & 0x3) != 0) || SB0_s));
  500. FP_TO_INT_S(vc.wp[1], SB1, 32,
  501. (((func & 0x3) != 0) || SB1_s));
  502. goto update_regs;
  503. default:
  504. goto illegal;
  505. }
  506. break;
  507. pack_vs:
  508. pr_debug("SR0: %ld %08lx %ld (%ld)\n",
  509. SR0_s, SR0_f, SR0_e, SR0_c);
  510. pr_debug("SR1: %ld %08lx %ld (%ld)\n",
  511. SR1_s, SR1_f, SR1_e, SR1_c);
  512. FP_PACK_SP(vc.wp, SR0);
  513. FP_PACK_SP(vc.wp + 1, SR1);
  514. goto update_regs;
  515. cmp_vs:
  516. {
  517. int ch, cl;
  518. FP_CMP_S(IR0, SA0, SB0, 3);
  519. FP_CMP_S(IR1, SA1, SB1, 3);
  520. if (IR0 == 3 && (FP_ISSIGNAN_S(SA0) || FP_ISSIGNAN_S(SB0)))
  521. FP_SET_EXCEPTION(FP_EX_INVALID);
  522. if (IR1 == 3 && (FP_ISSIGNAN_S(SA1) || FP_ISSIGNAN_S(SB1)))
  523. FP_SET_EXCEPTION(FP_EX_INVALID);
  524. ch = (IR0 == cmp) ? 1 : 0;
  525. cl = (IR1 == cmp) ? 1 : 0;
  526. IR = (ch << 3) | (cl << 2) | ((ch | cl) << 1) |
  527. ((ch & cl) << 0);
  528. goto update_ccr;
  529. }
  530. }
  531. default:
  532. return -EINVAL;
  533. }
  534. update_ccr:
  535. regs->ccr &= ~(15 << ((7 - ((speinsn >> 23) & 0x7)) << 2));
  536. regs->ccr |= (IR << ((7 - ((speinsn >> 23) & 0x7)) << 2));
  537. update_regs:
  538. __FPU_FPSCR &= ~FP_EX_MASK;
  539. __FPU_FPSCR |= (FP_CUR_EXCEPTIONS & FP_EX_MASK);
  540. mtspr(SPRN_SPEFSCR, __FPU_FPSCR);
  541. current->thread.evr[fc] = vc.wp[0];
  542. regs->gpr[fc] = vc.wp[1];
  543. pr_debug("ccr = %08lx\n", regs->ccr);
  544. pr_debug("cur exceptions = %08x spefscr = %08lx\n",
  545. FP_CUR_EXCEPTIONS, __FPU_FPSCR);
  546. pr_debug("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
  547. pr_debug("va: %08x %08x\n", va.wp[0], va.wp[1]);
  548. pr_debug("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
  549. return 0;
  550. illegal:
  551. if (have_e500_cpu_a005_erratum) {
  552. /* according to e500 cpu a005 erratum, reissue efp inst */
  553. regs->nip -= 4;
  554. pr_debug("re-issue efp inst: %08lx\n", speinsn);
  555. return 0;
  556. }
  557. printk(KERN_ERR "\nOoops! IEEE-754 compliance handler encountered un-supported instruction.\ninst code: %08lx\n", speinsn);
  558. return -ENOSYS;
  559. }
  560. int speround_handler(struct pt_regs *regs)
  561. {
  562. union dw_union fgpr;
  563. int s_lo, s_hi;
  564. unsigned long speinsn, type, fc;
  565. if (get_user(speinsn, (unsigned int __user *) regs->nip))
  566. return -EFAULT;
  567. if ((speinsn >> 26) != 4)
  568. return -EINVAL; /* not an spe instruction */
  569. type = insn_type(speinsn & 0x7ff);
  570. if (type == XCR) return -ENOSYS;
  571. __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
  572. pr_debug("speinsn:%08lx spefscr:%08lx\n", speinsn, __FPU_FPSCR);
  573. /* No need to round if the result is exact */
  574. if (!(__FPU_FPSCR & FP_EX_INEXACT))
  575. return 0;
  576. fc = (speinsn >> 21) & 0x1f;
  577. s_lo = regs->gpr[fc] & SIGN_BIT_S;
  578. s_hi = current->thread.evr[fc] & SIGN_BIT_S;
  579. fgpr.wp[0] = current->thread.evr[fc];
  580. fgpr.wp[1] = regs->gpr[fc];
  581. pr_debug("round fgpr: %08x %08x\n", fgpr.wp[0], fgpr.wp[1]);
  582. switch ((speinsn >> 5) & 0x7) {
  583. /* Since SPE instructions on E500 core can handle round to nearest
  584. * and round toward zero with IEEE-754 complied, we just need
  585. * to handle round toward +Inf and round toward -Inf by software.
  586. */
  587. case SPFP:
  588. if ((FP_ROUNDMODE) == FP_RND_PINF) {
  589. if (!s_lo) fgpr.wp[1]++; /* Z > 0, choose Z1 */
  590. } else { /* round to -Inf */
  591. if (s_lo) fgpr.wp[1]++; /* Z < 0, choose Z2 */
  592. }
  593. break;
  594. case DPFP:
  595. if (FP_ROUNDMODE == FP_RND_PINF) {
  596. if (!s_hi) fgpr.dp[0]++; /* Z > 0, choose Z1 */
  597. } else { /* round to -Inf */
  598. if (s_hi) fgpr.dp[0]++; /* Z < 0, choose Z2 */
  599. }
  600. break;
  601. case VCT:
  602. if (FP_ROUNDMODE == FP_RND_PINF) {
  603. if (!s_lo) fgpr.wp[1]++; /* Z_low > 0, choose Z1 */
  604. if (!s_hi) fgpr.wp[0]++; /* Z_high word > 0, choose Z1 */
  605. } else { /* round to -Inf */
  606. if (s_lo) fgpr.wp[1]++; /* Z_low < 0, choose Z2 */
  607. if (s_hi) fgpr.wp[0]++; /* Z_high < 0, choose Z2 */
  608. }
  609. break;
  610. default:
  611. return -EINVAL;
  612. }
  613. current->thread.evr[fc] = fgpr.wp[0];
  614. regs->gpr[fc] = fgpr.wp[1];
  615. pr_debug(" to fgpr: %08x %08x\n", fgpr.wp[0], fgpr.wp[1]);
  616. return 0;
  617. }
  618. int __init spe_mathemu_init(void)
  619. {
  620. u32 pvr, maj, min;
  621. pvr = mfspr(SPRN_PVR);
  622. if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
  623. (PVR_VER(pvr) == PVR_VER_E500V2)) {
  624. maj = PVR_MAJ(pvr);
  625. min = PVR_MIN(pvr);
  626. /*
  627. * E500 revision below 1.1, 2.3, 3.1, 4.1, 5.1
  628. * need cpu a005 errata workaround
  629. */
  630. switch (maj) {
  631. case 1:
  632. if (min < 1)
  633. have_e500_cpu_a005_erratum = 1;
  634. break;
  635. case 2:
  636. if (min < 3)
  637. have_e500_cpu_a005_erratum = 1;
  638. break;
  639. case 3:
  640. case 4:
  641. case 5:
  642. if (min < 1)
  643. have_e500_cpu_a005_erratum = 1;
  644. break;
  645. default:
  646. break;
  647. }
  648. }
  649. return 0;
  650. }
  651. module_init(spe_mathemu_init);