irq.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
  3. * reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the NetLogic
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/init.h>
  36. #include <linux/linkage.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/mm.h>
  40. #include <linux/slab.h>
  41. #include <linux/irq.h>
  42. #include <asm/errno.h>
  43. #include <asm/signal.h>
  44. #include <asm/ptrace.h>
  45. #include <asm/mipsregs.h>
  46. #include <asm/thread_info.h>
  47. #include <asm/netlogic/mips-extns.h>
  48. #include <asm/netlogic/interrupt.h>
  49. #include <asm/netlogic/haldefs.h>
  50. #include <asm/netlogic/common.h>
  51. #if defined(CONFIG_CPU_XLP)
  52. #include <asm/netlogic/xlp-hal/iomap.h>
  53. #include <asm/netlogic/xlp-hal/xlp.h>
  54. #include <asm/netlogic/xlp-hal/pic.h>
  55. #elif defined(CONFIG_CPU_XLR)
  56. #include <asm/netlogic/xlr/iomap.h>
  57. #include <asm/netlogic/xlr/pic.h>
  58. #else
  59. #error "Unknown CPU"
  60. #endif
  61. /*
  62. * These are the routines that handle all the low level interrupt stuff.
  63. * Actions handled here are: initialization of the interrupt map, requesting of
  64. * interrupt lines by handlers, dispatching if interrupts to handlers, probing
  65. * for interrupt lines
  66. */
  67. /* Globals */
  68. static uint64_t nlm_irq_mask;
  69. static DEFINE_SPINLOCK(nlm_pic_lock);
  70. static void xlp_pic_enable(struct irq_data *d)
  71. {
  72. unsigned long flags;
  73. int irt;
  74. irt = nlm_irq_to_irt(d->irq);
  75. if (irt == -1)
  76. return;
  77. spin_lock_irqsave(&nlm_pic_lock, flags);
  78. nlm_pic_enable_irt(nlm_pic_base, irt);
  79. spin_unlock_irqrestore(&nlm_pic_lock, flags);
  80. }
  81. static void xlp_pic_disable(struct irq_data *d)
  82. {
  83. unsigned long flags;
  84. int irt;
  85. irt = nlm_irq_to_irt(d->irq);
  86. if (irt == -1)
  87. return;
  88. spin_lock_irqsave(&nlm_pic_lock, flags);
  89. nlm_pic_disable_irt(nlm_pic_base, irt);
  90. spin_unlock_irqrestore(&nlm_pic_lock, flags);
  91. }
  92. static void xlp_pic_mask_ack(struct irq_data *d)
  93. {
  94. uint64_t mask = 1ull << d->irq;
  95. write_c0_eirr(mask); /* ack by writing EIRR */
  96. }
  97. static void xlp_pic_unmask(struct irq_data *d)
  98. {
  99. void *hd = irq_data_get_irq_handler_data(d);
  100. int irt;
  101. irt = nlm_irq_to_irt(d->irq);
  102. if (irt == -1)
  103. return;
  104. if (hd) {
  105. void (*extra_ack)(void *) = hd;
  106. extra_ack(d);
  107. }
  108. /* Ack is a single write, no need to lock */
  109. nlm_pic_ack(nlm_pic_base, irt);
  110. }
  111. static struct irq_chip xlp_pic = {
  112. .name = "XLP-PIC",
  113. .irq_enable = xlp_pic_enable,
  114. .irq_disable = xlp_pic_disable,
  115. .irq_mask_ack = xlp_pic_mask_ack,
  116. .irq_unmask = xlp_pic_unmask,
  117. };
  118. static void cpuintr_disable(struct irq_data *d)
  119. {
  120. uint64_t eimr;
  121. uint64_t mask = 1ull << d->irq;
  122. eimr = read_c0_eimr();
  123. write_c0_eimr(eimr & ~mask);
  124. }
  125. static void cpuintr_enable(struct irq_data *d)
  126. {
  127. uint64_t eimr;
  128. uint64_t mask = 1ull << d->irq;
  129. eimr = read_c0_eimr();
  130. write_c0_eimr(eimr | mask);
  131. }
  132. static void cpuintr_ack(struct irq_data *d)
  133. {
  134. uint64_t mask = 1ull << d->irq;
  135. write_c0_eirr(mask);
  136. }
  137. static void cpuintr_nop(struct irq_data *d)
  138. {
  139. WARN(d->irq >= PIC_IRQ_BASE, "Bad irq %d", d->irq);
  140. }
  141. /*
  142. * Chip definition for CPU originated interrupts(timer, msg) and
  143. * IPIs
  144. */
  145. struct irq_chip nlm_cpu_intr = {
  146. .name = "XLP-CPU-INTR",
  147. .irq_enable = cpuintr_enable,
  148. .irq_disable = cpuintr_disable,
  149. .irq_mask = cpuintr_nop,
  150. .irq_ack = cpuintr_nop,
  151. .irq_eoi = cpuintr_ack,
  152. };
  153. void __init init_nlm_common_irqs(void)
  154. {
  155. int i, irq, irt;
  156. for (i = 0; i < PIC_IRT_FIRST_IRQ; i++)
  157. irq_set_chip_and_handler(i, &nlm_cpu_intr, handle_percpu_irq);
  158. for (i = PIC_IRT_FIRST_IRQ; i <= PIC_IRT_LAST_IRQ ; i++)
  159. irq_set_chip_and_handler(i, &xlp_pic, handle_level_irq);
  160. #ifdef CONFIG_SMP
  161. irq_set_chip_and_handler(IRQ_IPI_SMP_FUNCTION, &nlm_cpu_intr,
  162. nlm_smp_function_ipi_handler);
  163. irq_set_chip_and_handler(IRQ_IPI_SMP_RESCHEDULE, &nlm_cpu_intr,
  164. nlm_smp_resched_ipi_handler);
  165. nlm_irq_mask |=
  166. ((1ULL << IRQ_IPI_SMP_FUNCTION) | (1ULL << IRQ_IPI_SMP_RESCHEDULE));
  167. #endif
  168. for (irq = PIC_IRT_FIRST_IRQ; irq <= PIC_IRT_LAST_IRQ; irq++) {
  169. irt = nlm_irq_to_irt(irq);
  170. if (irt == -1)
  171. continue;
  172. nlm_irq_mask |= (1ULL << irq);
  173. nlm_pic_init_irt(nlm_pic_base, irt, irq, 0);
  174. }
  175. nlm_irq_mask |= (1ULL << IRQ_TIMER);
  176. }
  177. void __init arch_init_irq(void)
  178. {
  179. /* Initialize the irq descriptors */
  180. init_nlm_common_irqs();
  181. write_c0_eimr(nlm_irq_mask);
  182. }
  183. void __cpuinit nlm_smp_irq_init(void)
  184. {
  185. /* set interrupt mask for non-zero cpus */
  186. write_c0_eimr(nlm_irq_mask);
  187. }
  188. asmlinkage void plat_irq_dispatch(void)
  189. {
  190. uint64_t eirr;
  191. int i;
  192. eirr = read_c0_eirr() & read_c0_eimr();
  193. if (eirr & (1 << IRQ_TIMER)) {
  194. do_IRQ(IRQ_TIMER);
  195. return;
  196. }
  197. i = __ilog2_u64(eirr);
  198. if (i == -1)
  199. return;
  200. do_IRQ(i);
  201. }