asm-offsets.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * asm-offsets.c Generate definitions needed by assembly language modules.
  3. * This code generates raw asm output which is post-processed
  4. * to extract and format the required data.
  5. *
  6. * Anthony Xu <anthony.xu@intel.com>
  7. * Xiantao Zhang <xiantao.zhang@intel.com>
  8. * Copyright (c) 2007 Intel Corporation KVM support.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms and conditions of the GNU General Public License,
  12. * version 2, as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  21. * Place - Suite 330, Boston, MA 02111-1307 USA.
  22. *
  23. */
  24. #include <linux/kvm_host.h>
  25. #include <linux/kbuild.h>
  26. #include "vcpu.h"
  27. void foo(void)
  28. {
  29. DEFINE(VMM_TASK_SIZE, sizeof(struct kvm_vcpu));
  30. DEFINE(VMM_PT_REGS_SIZE, sizeof(struct kvm_pt_regs));
  31. BLANK();
  32. DEFINE(VMM_VCPU_META_RR0_OFFSET,
  33. offsetof(struct kvm_vcpu, arch.metaphysical_rr0));
  34. DEFINE(VMM_VCPU_META_SAVED_RR0_OFFSET,
  35. offsetof(struct kvm_vcpu,
  36. arch.metaphysical_saved_rr0));
  37. DEFINE(VMM_VCPU_VRR0_OFFSET,
  38. offsetof(struct kvm_vcpu, arch.vrr[0]));
  39. DEFINE(VMM_VPD_IRR0_OFFSET,
  40. offsetof(struct vpd, irr[0]));
  41. DEFINE(VMM_VCPU_ITC_CHECK_OFFSET,
  42. offsetof(struct kvm_vcpu, arch.itc_check));
  43. DEFINE(VMM_VCPU_IRQ_CHECK_OFFSET,
  44. offsetof(struct kvm_vcpu, arch.irq_check));
  45. DEFINE(VMM_VPD_VHPI_OFFSET,
  46. offsetof(struct vpd, vhpi));
  47. DEFINE(VMM_VCPU_VSA_BASE_OFFSET,
  48. offsetof(struct kvm_vcpu, arch.vsa_base));
  49. DEFINE(VMM_VCPU_VPD_OFFSET,
  50. offsetof(struct kvm_vcpu, arch.vpd));
  51. DEFINE(VMM_VCPU_IRQ_CHECK,
  52. offsetof(struct kvm_vcpu, arch.irq_check));
  53. DEFINE(VMM_VCPU_TIMER_PENDING,
  54. offsetof(struct kvm_vcpu, arch.timer_pending));
  55. DEFINE(VMM_VCPU_META_SAVED_RR0_OFFSET,
  56. offsetof(struct kvm_vcpu, arch.metaphysical_saved_rr0));
  57. DEFINE(VMM_VCPU_MODE_FLAGS_OFFSET,
  58. offsetof(struct kvm_vcpu, arch.mode_flags));
  59. DEFINE(VMM_VCPU_ITC_OFS_OFFSET,
  60. offsetof(struct kvm_vcpu, arch.itc_offset));
  61. DEFINE(VMM_VCPU_LAST_ITC_OFFSET,
  62. offsetof(struct kvm_vcpu, arch.last_itc));
  63. DEFINE(VMM_VCPU_SAVED_GP_OFFSET,
  64. offsetof(struct kvm_vcpu, arch.saved_gp));
  65. BLANK();
  66. DEFINE(VMM_PT_REGS_B6_OFFSET,
  67. offsetof(struct kvm_pt_regs, b6));
  68. DEFINE(VMM_PT_REGS_B7_OFFSET,
  69. offsetof(struct kvm_pt_regs, b7));
  70. DEFINE(VMM_PT_REGS_AR_CSD_OFFSET,
  71. offsetof(struct kvm_pt_regs, ar_csd));
  72. DEFINE(VMM_PT_REGS_AR_SSD_OFFSET,
  73. offsetof(struct kvm_pt_regs, ar_ssd));
  74. DEFINE(VMM_PT_REGS_R8_OFFSET,
  75. offsetof(struct kvm_pt_regs, r8));
  76. DEFINE(VMM_PT_REGS_R9_OFFSET,
  77. offsetof(struct kvm_pt_regs, r9));
  78. DEFINE(VMM_PT_REGS_R10_OFFSET,
  79. offsetof(struct kvm_pt_regs, r10));
  80. DEFINE(VMM_PT_REGS_R11_OFFSET,
  81. offsetof(struct kvm_pt_regs, r11));
  82. DEFINE(VMM_PT_REGS_CR_IPSR_OFFSET,
  83. offsetof(struct kvm_pt_regs, cr_ipsr));
  84. DEFINE(VMM_PT_REGS_CR_IIP_OFFSET,
  85. offsetof(struct kvm_pt_regs, cr_iip));
  86. DEFINE(VMM_PT_REGS_CR_IFS_OFFSET,
  87. offsetof(struct kvm_pt_regs, cr_ifs));
  88. DEFINE(VMM_PT_REGS_AR_UNAT_OFFSET,
  89. offsetof(struct kvm_pt_regs, ar_unat));
  90. DEFINE(VMM_PT_REGS_AR_PFS_OFFSET,
  91. offsetof(struct kvm_pt_regs, ar_pfs));
  92. DEFINE(VMM_PT_REGS_AR_RSC_OFFSET,
  93. offsetof(struct kvm_pt_regs, ar_rsc));
  94. DEFINE(VMM_PT_REGS_AR_RNAT_OFFSET,
  95. offsetof(struct kvm_pt_regs, ar_rnat));
  96. DEFINE(VMM_PT_REGS_AR_BSPSTORE_OFFSET,
  97. offsetof(struct kvm_pt_regs, ar_bspstore));
  98. DEFINE(VMM_PT_REGS_PR_OFFSET,
  99. offsetof(struct kvm_pt_regs, pr));
  100. DEFINE(VMM_PT_REGS_B0_OFFSET,
  101. offsetof(struct kvm_pt_regs, b0));
  102. DEFINE(VMM_PT_REGS_LOADRS_OFFSET,
  103. offsetof(struct kvm_pt_regs, loadrs));
  104. DEFINE(VMM_PT_REGS_R1_OFFSET,
  105. offsetof(struct kvm_pt_regs, r1));
  106. DEFINE(VMM_PT_REGS_R12_OFFSET,
  107. offsetof(struct kvm_pt_regs, r12));
  108. DEFINE(VMM_PT_REGS_R13_OFFSET,
  109. offsetof(struct kvm_pt_regs, r13));
  110. DEFINE(VMM_PT_REGS_AR_FPSR_OFFSET,
  111. offsetof(struct kvm_pt_regs, ar_fpsr));
  112. DEFINE(VMM_PT_REGS_R15_OFFSET,
  113. offsetof(struct kvm_pt_regs, r15));
  114. DEFINE(VMM_PT_REGS_R14_OFFSET,
  115. offsetof(struct kvm_pt_regs, r14));
  116. DEFINE(VMM_PT_REGS_R2_OFFSET,
  117. offsetof(struct kvm_pt_regs, r2));
  118. DEFINE(VMM_PT_REGS_R3_OFFSET,
  119. offsetof(struct kvm_pt_regs, r3));
  120. DEFINE(VMM_PT_REGS_R16_OFFSET,
  121. offsetof(struct kvm_pt_regs, r16));
  122. DEFINE(VMM_PT_REGS_R17_OFFSET,
  123. offsetof(struct kvm_pt_regs, r17));
  124. DEFINE(VMM_PT_REGS_R18_OFFSET,
  125. offsetof(struct kvm_pt_regs, r18));
  126. DEFINE(VMM_PT_REGS_R19_OFFSET,
  127. offsetof(struct kvm_pt_regs, r19));
  128. DEFINE(VMM_PT_REGS_R20_OFFSET,
  129. offsetof(struct kvm_pt_regs, r20));
  130. DEFINE(VMM_PT_REGS_R21_OFFSET,
  131. offsetof(struct kvm_pt_regs, r21));
  132. DEFINE(VMM_PT_REGS_R22_OFFSET,
  133. offsetof(struct kvm_pt_regs, r22));
  134. DEFINE(VMM_PT_REGS_R23_OFFSET,
  135. offsetof(struct kvm_pt_regs, r23));
  136. DEFINE(VMM_PT_REGS_R24_OFFSET,
  137. offsetof(struct kvm_pt_regs, r24));
  138. DEFINE(VMM_PT_REGS_R25_OFFSET,
  139. offsetof(struct kvm_pt_regs, r25));
  140. DEFINE(VMM_PT_REGS_R26_OFFSET,
  141. offsetof(struct kvm_pt_regs, r26));
  142. DEFINE(VMM_PT_REGS_R27_OFFSET,
  143. offsetof(struct kvm_pt_regs, r27));
  144. DEFINE(VMM_PT_REGS_R28_OFFSET,
  145. offsetof(struct kvm_pt_regs, r28));
  146. DEFINE(VMM_PT_REGS_R29_OFFSET,
  147. offsetof(struct kvm_pt_regs, r29));
  148. DEFINE(VMM_PT_REGS_R30_OFFSET,
  149. offsetof(struct kvm_pt_regs, r30));
  150. DEFINE(VMM_PT_REGS_R31_OFFSET,
  151. offsetof(struct kvm_pt_regs, r31));
  152. DEFINE(VMM_PT_REGS_AR_CCV_OFFSET,
  153. offsetof(struct kvm_pt_regs, ar_ccv));
  154. DEFINE(VMM_PT_REGS_F6_OFFSET,
  155. offsetof(struct kvm_pt_regs, f6));
  156. DEFINE(VMM_PT_REGS_F7_OFFSET,
  157. offsetof(struct kvm_pt_regs, f7));
  158. DEFINE(VMM_PT_REGS_F8_OFFSET,
  159. offsetof(struct kvm_pt_regs, f8));
  160. DEFINE(VMM_PT_REGS_F9_OFFSET,
  161. offsetof(struct kvm_pt_regs, f9));
  162. DEFINE(VMM_PT_REGS_F10_OFFSET,
  163. offsetof(struct kvm_pt_regs, f10));
  164. DEFINE(VMM_PT_REGS_F11_OFFSET,
  165. offsetof(struct kvm_pt_regs, f11));
  166. DEFINE(VMM_PT_REGS_R4_OFFSET,
  167. offsetof(struct kvm_pt_regs, r4));
  168. DEFINE(VMM_PT_REGS_R5_OFFSET,
  169. offsetof(struct kvm_pt_regs, r5));
  170. DEFINE(VMM_PT_REGS_R6_OFFSET,
  171. offsetof(struct kvm_pt_regs, r6));
  172. DEFINE(VMM_PT_REGS_R7_OFFSET,
  173. offsetof(struct kvm_pt_regs, r7));
  174. DEFINE(VMM_PT_REGS_EML_UNAT_OFFSET,
  175. offsetof(struct kvm_pt_regs, eml_unat));
  176. DEFINE(VMM_VCPU_IIPA_OFFSET,
  177. offsetof(struct kvm_vcpu, arch.cr_iipa));
  178. DEFINE(VMM_VCPU_OPCODE_OFFSET,
  179. offsetof(struct kvm_vcpu, arch.opcode));
  180. DEFINE(VMM_VCPU_CAUSE_OFFSET, offsetof(struct kvm_vcpu, arch.cause));
  181. DEFINE(VMM_VCPU_ISR_OFFSET,
  182. offsetof(struct kvm_vcpu, arch.cr_isr));
  183. DEFINE(VMM_PT_REGS_R16_SLOT,
  184. (((offsetof(struct kvm_pt_regs, r16)
  185. - sizeof(struct kvm_pt_regs)) >> 3) & 0x3f));
  186. DEFINE(VMM_VCPU_MODE_FLAGS_OFFSET,
  187. offsetof(struct kvm_vcpu, arch.mode_flags));
  188. DEFINE(VMM_VCPU_GP_OFFSET, offsetof(struct kvm_vcpu, arch.__gp));
  189. BLANK();
  190. DEFINE(VMM_VPD_BASE_OFFSET, offsetof(struct kvm_vcpu, arch.vpd));
  191. DEFINE(VMM_VPD_VIFS_OFFSET, offsetof(struct vpd, ifs));
  192. DEFINE(VMM_VLSAPIC_INSVC_BASE_OFFSET,
  193. offsetof(struct kvm_vcpu, arch.insvc[0]));
  194. DEFINE(VMM_VPD_VPTA_OFFSET, offsetof(struct vpd, pta));
  195. DEFINE(VMM_VPD_VPSR_OFFSET, offsetof(struct vpd, vpsr));
  196. DEFINE(VMM_CTX_R4_OFFSET, offsetof(union context, gr[4]));
  197. DEFINE(VMM_CTX_R5_OFFSET, offsetof(union context, gr[5]));
  198. DEFINE(VMM_CTX_R12_OFFSET, offsetof(union context, gr[12]));
  199. DEFINE(VMM_CTX_R13_OFFSET, offsetof(union context, gr[13]));
  200. DEFINE(VMM_CTX_KR0_OFFSET, offsetof(union context, ar[0]));
  201. DEFINE(VMM_CTX_KR1_OFFSET, offsetof(union context, ar[1]));
  202. DEFINE(VMM_CTX_B0_OFFSET, offsetof(union context, br[0]));
  203. DEFINE(VMM_CTX_B1_OFFSET, offsetof(union context, br[1]));
  204. DEFINE(VMM_CTX_B2_OFFSET, offsetof(union context, br[2]));
  205. DEFINE(VMM_CTX_RR0_OFFSET, offsetof(union context, rr[0]));
  206. DEFINE(VMM_CTX_RSC_OFFSET, offsetof(union context, ar[16]));
  207. DEFINE(VMM_CTX_BSPSTORE_OFFSET, offsetof(union context, ar[18]));
  208. DEFINE(VMM_CTX_RNAT_OFFSET, offsetof(union context, ar[19]));
  209. DEFINE(VMM_CTX_FCR_OFFSET, offsetof(union context, ar[21]));
  210. DEFINE(VMM_CTX_EFLAG_OFFSET, offsetof(union context, ar[24]));
  211. DEFINE(VMM_CTX_CFLG_OFFSET, offsetof(union context, ar[27]));
  212. DEFINE(VMM_CTX_FSR_OFFSET, offsetof(union context, ar[28]));
  213. DEFINE(VMM_CTX_FIR_OFFSET, offsetof(union context, ar[29]));
  214. DEFINE(VMM_CTX_FDR_OFFSET, offsetof(union context, ar[30]));
  215. DEFINE(VMM_CTX_UNAT_OFFSET, offsetof(union context, ar[36]));
  216. DEFINE(VMM_CTX_FPSR_OFFSET, offsetof(union context, ar[40]));
  217. DEFINE(VMM_CTX_PFS_OFFSET, offsetof(union context, ar[64]));
  218. DEFINE(VMM_CTX_LC_OFFSET, offsetof(union context, ar[65]));
  219. DEFINE(VMM_CTX_DCR_OFFSET, offsetof(union context, cr[0]));
  220. DEFINE(VMM_CTX_IVA_OFFSET, offsetof(union context, cr[2]));
  221. DEFINE(VMM_CTX_PTA_OFFSET, offsetof(union context, cr[8]));
  222. DEFINE(VMM_CTX_IBR0_OFFSET, offsetof(union context, ibr[0]));
  223. DEFINE(VMM_CTX_DBR0_OFFSET, offsetof(union context, dbr[0]));
  224. DEFINE(VMM_CTX_F2_OFFSET, offsetof(union context, fr[2]));
  225. DEFINE(VMM_CTX_F3_OFFSET, offsetof(union context, fr[3]));
  226. DEFINE(VMM_CTX_F32_OFFSET, offsetof(union context, fr[32]));
  227. DEFINE(VMM_CTX_F33_OFFSET, offsetof(union context, fr[33]));
  228. DEFINE(VMM_CTX_PKR0_OFFSET, offsetof(union context, pkr[0]));
  229. DEFINE(VMM_CTX_PSR_OFFSET, offsetof(union context, psr));
  230. BLANK();
  231. }