regs-usb-hsotg-phy.h 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152
  1. /* arch/arm/plat-s3c/include/plat/regs-usb-hsotg-phy.h
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * http://armlinux.simtec.co.uk/
  6. * Ben Dooks <ben@simtec.co.uk>
  7. *
  8. * S3C - USB2.0 Highspeed/OtG device PHY registers
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. /* Note, this is a separate header file as some of the clock framework
  15. * needs to touch this if the clk_48m is used as the USB OHCI or other
  16. * peripheral source.
  17. */
  18. #ifndef __PLAT_S3C64XX_REGS_USB_HSOTG_PHY_H
  19. #define __PLAT_S3C64XX_REGS_USB_HSOTG_PHY_H __FILE__
  20. /* S3C64XX_PA_USB_HSPHY */
  21. #define S3C_HSOTG_PHYREG(x) ((x) + S3C_VA_USB_HSPHY)
  22. #define S3C_PHYPWR S3C_HSOTG_PHYREG(0x00)
  23. #define S3C_PHYPWR_NORMAL_MASK (0x19 << 0)
  24. #define S3C_PHYPWR_OTG_DISABLE (1 << 4)
  25. #define S3C_PHYPWR_ANALOG_POWERDOWN (1 << 3)
  26. #define SRC_PHYPWR_FORCE_SUSPEND (1 << 1)
  27. #define S3C_PHYCLK S3C_HSOTG_PHYREG(0x04)
  28. #define S3C_PHYCLK_MODE_USB11 (1 << 6)
  29. #define S3C_PHYCLK_EXT_OSC (1 << 5)
  30. #define S3C_PHYCLK_CLK_FORCE (1 << 4)
  31. #define S3C_PHYCLK_ID_PULL (1 << 2)
  32. #define S3C_PHYCLK_CLKSEL_MASK (0x3 << 0)
  33. #define S3C_PHYCLK_CLKSEL_SHIFT (0)
  34. #define S3C_PHYCLK_CLKSEL_48M (0x0 << 0)
  35. #define S3C_PHYCLK_CLKSEL_12M (0x2 << 0)
  36. #define S3C_PHYCLK_CLKSEL_24M (0x3 << 0)
  37. #define S3C_RSTCON S3C_HSOTG_PHYREG(0x08)
  38. #define S3C_RSTCON_PHYCLK (1 << 2)
  39. #define S3C_RSTCON_HCLK (1 << 1)
  40. #define S3C_RSTCON_PHY (1 << 0)
  41. #define S3C_PHYTUNE S3C_HSOTG_PHYREG(0x20)
  42. #endif /* __PLAT_S3C64XX_REGS_USB_HSOTG_PHY_H */