regs-udc.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /* arch/arm/plat-samsung/include/plat/regs-udc.h
  2. *
  3. * Copyright (C) 2004 Herbert Poetzl <herbert@13thfloor.at>
  4. *
  5. * This include file is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. */
  10. #ifndef __ASM_ARCH_REGS_UDC_H
  11. #define __ASM_ARCH_REGS_UDC_H
  12. #define S3C2410_USBDREG(x) (x)
  13. #define S3C2410_UDC_FUNC_ADDR_REG S3C2410_USBDREG(0x0140)
  14. #define S3C2410_UDC_PWR_REG S3C2410_USBDREG(0x0144)
  15. #define S3C2410_UDC_EP_INT_REG S3C2410_USBDREG(0x0148)
  16. #define S3C2410_UDC_USB_INT_REG S3C2410_USBDREG(0x0158)
  17. #define S3C2410_UDC_EP_INT_EN_REG S3C2410_USBDREG(0x015c)
  18. #define S3C2410_UDC_USB_INT_EN_REG S3C2410_USBDREG(0x016c)
  19. #define S3C2410_UDC_FRAME_NUM1_REG S3C2410_USBDREG(0x0170)
  20. #define S3C2410_UDC_FRAME_NUM2_REG S3C2410_USBDREG(0x0174)
  21. #define S3C2410_UDC_EP0_FIFO_REG S3C2410_USBDREG(0x01c0)
  22. #define S3C2410_UDC_EP1_FIFO_REG S3C2410_USBDREG(0x01c4)
  23. #define S3C2410_UDC_EP2_FIFO_REG S3C2410_USBDREG(0x01c8)
  24. #define S3C2410_UDC_EP3_FIFO_REG S3C2410_USBDREG(0x01cc)
  25. #define S3C2410_UDC_EP4_FIFO_REG S3C2410_USBDREG(0x01d0)
  26. #define S3C2410_UDC_EP1_DMA_CON S3C2410_USBDREG(0x0200)
  27. #define S3C2410_UDC_EP1_DMA_UNIT S3C2410_USBDREG(0x0204)
  28. #define S3C2410_UDC_EP1_DMA_FIFO S3C2410_USBDREG(0x0208)
  29. #define S3C2410_UDC_EP1_DMA_TTC_L S3C2410_USBDREG(0x020c)
  30. #define S3C2410_UDC_EP1_DMA_TTC_M S3C2410_USBDREG(0x0210)
  31. #define S3C2410_UDC_EP1_DMA_TTC_H S3C2410_USBDREG(0x0214)
  32. #define S3C2410_UDC_EP2_DMA_CON S3C2410_USBDREG(0x0218)
  33. #define S3C2410_UDC_EP2_DMA_UNIT S3C2410_USBDREG(0x021c)
  34. #define S3C2410_UDC_EP2_DMA_FIFO S3C2410_USBDREG(0x0220)
  35. #define S3C2410_UDC_EP2_DMA_TTC_L S3C2410_USBDREG(0x0224)
  36. #define S3C2410_UDC_EP2_DMA_TTC_M S3C2410_USBDREG(0x0228)
  37. #define S3C2410_UDC_EP2_DMA_TTC_H S3C2410_USBDREG(0x022c)
  38. #define S3C2410_UDC_EP3_DMA_CON S3C2410_USBDREG(0x0240)
  39. #define S3C2410_UDC_EP3_DMA_UNIT S3C2410_USBDREG(0x0244)
  40. #define S3C2410_UDC_EP3_DMA_FIFO S3C2410_USBDREG(0x0248)
  41. #define S3C2410_UDC_EP3_DMA_TTC_L S3C2410_USBDREG(0x024c)
  42. #define S3C2410_UDC_EP3_DMA_TTC_M S3C2410_USBDREG(0x0250)
  43. #define S3C2410_UDC_EP3_DMA_TTC_H S3C2410_USBDREG(0x0254)
  44. #define S3C2410_UDC_EP4_DMA_CON S3C2410_USBDREG(0x0258)
  45. #define S3C2410_UDC_EP4_DMA_UNIT S3C2410_USBDREG(0x025c)
  46. #define S3C2410_UDC_EP4_DMA_FIFO S3C2410_USBDREG(0x0260)
  47. #define S3C2410_UDC_EP4_DMA_TTC_L S3C2410_USBDREG(0x0264)
  48. #define S3C2410_UDC_EP4_DMA_TTC_M S3C2410_USBDREG(0x0268)
  49. #define S3C2410_UDC_EP4_DMA_TTC_H S3C2410_USBDREG(0x026c)
  50. #define S3C2410_UDC_INDEX_REG S3C2410_USBDREG(0x0178)
  51. /* indexed registers */
  52. #define S3C2410_UDC_MAXP_REG S3C2410_USBDREG(0x0180)
  53. #define S3C2410_UDC_EP0_CSR_REG S3C2410_USBDREG(0x0184)
  54. #define S3C2410_UDC_IN_CSR1_REG S3C2410_USBDREG(0x0184)
  55. #define S3C2410_UDC_IN_CSR2_REG S3C2410_USBDREG(0x0188)
  56. #define S3C2410_UDC_OUT_CSR1_REG S3C2410_USBDREG(0x0190)
  57. #define S3C2410_UDC_OUT_CSR2_REG S3C2410_USBDREG(0x0194)
  58. #define S3C2410_UDC_OUT_FIFO_CNT1_REG S3C2410_USBDREG(0x0198)
  59. #define S3C2410_UDC_OUT_FIFO_CNT2_REG S3C2410_USBDREG(0x019c)
  60. #define S3C2410_UDC_FUNCADDR_UPDATE (1 << 7)
  61. #define S3C2410_UDC_PWR_ISOUP (1 << 7) /* R/W */
  62. #define S3C2410_UDC_PWR_RESET (1 << 3) /* R */
  63. #define S3C2410_UDC_PWR_RESUME (1 << 2) /* R/W */
  64. #define S3C2410_UDC_PWR_SUSPEND (1 << 1) /* R */
  65. #define S3C2410_UDC_PWR_ENSUSPEND (1 << 0) /* R/W */
  66. #define S3C2410_UDC_PWR_DEFAULT (0x00)
  67. #define S3C2410_UDC_INT_EP4 (1 << 4) /* R/W (clear only) */
  68. #define S3C2410_UDC_INT_EP3 (1 << 3) /* R/W (clear only) */
  69. #define S3C2410_UDC_INT_EP2 (1 << 2) /* R/W (clear only) */
  70. #define S3C2410_UDC_INT_EP1 (1 << 1) /* R/W (clear only) */
  71. #define S3C2410_UDC_INT_EP0 (1 << 0) /* R/W (clear only) */
  72. #define S3C2410_UDC_USBINT_RESET (1 << 2) /* R/W (clear only) */
  73. #define S3C2410_UDC_USBINT_RESUME (1 << 1) /* R/W (clear only) */
  74. #define S3C2410_UDC_USBINT_SUSPEND (1 << 0) /* R/W (clear only) */
  75. #define S3C2410_UDC_INTE_EP4 (1 << 4) /* R/W */
  76. #define S3C2410_UDC_INTE_EP3 (1 << 3) /* R/W */
  77. #define S3C2410_UDC_INTE_EP2 (1 << 2) /* R/W */
  78. #define S3C2410_UDC_INTE_EP1 (1 << 1) /* R/W */
  79. #define S3C2410_UDC_INTE_EP0 (1 << 0) /* R/W */
  80. #define S3C2410_UDC_USBINTE_RESET (1 << 2) /* R/W */
  81. #define S3C2410_UDC_USBINTE_SUSPEND (1 << 0) /* R/W */
  82. #define S3C2410_UDC_INDEX_EP0 (0x00)
  83. #define S3C2410_UDC_INDEX_EP1 (0x01)
  84. #define S3C2410_UDC_INDEX_EP2 (0x02)
  85. #define S3C2410_UDC_INDEX_EP3 (0x03)
  86. #define S3C2410_UDC_INDEX_EP4 (0x04)
  87. #define S3C2410_UDC_ICSR1_CLRDT (1 << 6) /* R/W */
  88. #define S3C2410_UDC_ICSR1_SENTSTL (1 << 5) /* R/W (clear only) */
  89. #define S3C2410_UDC_ICSR1_SENDSTL (1 << 4) /* R/W */
  90. #define S3C2410_UDC_ICSR1_FFLUSH (1 << 3) /* W (set only) */
  91. #define S3C2410_UDC_ICSR1_UNDRUN (1 << 2) /* R/W (clear only) */
  92. #define S3C2410_UDC_ICSR1_PKTRDY (1 << 0) /* R/W (set only) */
  93. #define S3C2410_UDC_ICSR2_AUTOSET (1 << 7) /* R/W */
  94. #define S3C2410_UDC_ICSR2_ISO (1 << 6) /* R/W */
  95. #define S3C2410_UDC_ICSR2_MODEIN (1 << 5) /* R/W */
  96. #define S3C2410_UDC_ICSR2_DMAIEN (1 << 4) /* R/W */
  97. #define S3C2410_UDC_OCSR1_CLRDT (1 << 7) /* R/W */
  98. #define S3C2410_UDC_OCSR1_SENTSTL (1 << 6) /* R/W (clear only) */
  99. #define S3C2410_UDC_OCSR1_SENDSTL (1 << 5) /* R/W */
  100. #define S3C2410_UDC_OCSR1_FFLUSH (1 << 4) /* R/W */
  101. #define S3C2410_UDC_OCSR1_DERROR (1 << 3) /* R */
  102. #define S3C2410_UDC_OCSR1_OVRRUN (1 << 2) /* R/W (clear only) */
  103. #define S3C2410_UDC_OCSR1_PKTRDY (1 << 0) /* R/W (clear only) */
  104. #define S3C2410_UDC_OCSR2_AUTOCLR (1 << 7) /* R/W */
  105. #define S3C2410_UDC_OCSR2_ISO (1 << 6) /* R/W */
  106. #define S3C2410_UDC_OCSR2_DMAIEN (1 << 5) /* R/W */
  107. #define S3C2410_UDC_EP0_CSR_OPKRDY (1 << 0)
  108. #define S3C2410_UDC_EP0_CSR_IPKRDY (1 << 1)
  109. #define S3C2410_UDC_EP0_CSR_SENTSTL (1 << 2)
  110. #define S3C2410_UDC_EP0_CSR_DE (1 << 3)
  111. #define S3C2410_UDC_EP0_CSR_SE (1 << 4)
  112. #define S3C2410_UDC_EP0_CSR_SENDSTL (1 << 5)
  113. #define S3C2410_UDC_EP0_CSR_SOPKTRDY (1 << 6)
  114. #define S3C2410_UDC_EP0_CSR_SSE (1 << 7)
  115. #define S3C2410_UDC_MAXP_8 (1 << 0)
  116. #define S3C2410_UDC_MAXP_16 (1 << 1)
  117. #define S3C2410_UDC_MAXP_32 (1 << 2)
  118. #define S3C2410_UDC_MAXP_64 (1 << 3)
  119. #endif