regs-rtc.h 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172
  1. /* arch/arm/mach-s3c2410/include/mach/regs-rtc.h
  2. *
  3. * Copyright (c) 2003 Simtec Electronics <linux@simtec.co.uk>
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2410 Internal RTC register definition
  11. */
  12. #ifndef __ASM_ARCH_REGS_RTC_H
  13. #define __ASM_ARCH_REGS_RTC_H __FILE__
  14. #define S3C2410_RTCREG(x) (x)
  15. #define S3C2410_INTP S3C2410_RTCREG(0x30)
  16. #define S3C2410_INTP_ALM (1 << 1)
  17. #define S3C2410_INTP_TIC (1 << 0)
  18. #define S3C2410_RTCCON S3C2410_RTCREG(0x40)
  19. #define S3C2410_RTCCON_RTCEN (1 << 0)
  20. #define S3C2410_RTCCON_CNTSEL (1 << 2)
  21. #define S3C2410_RTCCON_CLKRST (1 << 3)
  22. #define S3C2443_RTCCON_TICSEL (1 << 4)
  23. #define S3C64XX_RTCCON_TICEN (1 << 8)
  24. #define S3C2410_TICNT S3C2410_RTCREG(0x44)
  25. #define S3C2410_TICNT_ENABLE (1 << 7)
  26. /* S3C2443: tick count is 15 bit wide
  27. * TICNT[6:0] contains upper 7 bits
  28. * TICNT1[7:0] contains lower 8 bits
  29. */
  30. #define S3C2443_TICNT_PART(x) ((x & 0x7f00) >> 8)
  31. #define S3C2443_TICNT1 S3C2410_RTCREG(0x4C)
  32. #define S3C2443_TICNT1_PART(x) (x & 0xff)
  33. /* S3C2416: tick count is 32 bit wide
  34. * TICNT[6:0] contains bits [14:8]
  35. * TICNT1[7:0] contains lower 8 bits
  36. * TICNT2[16:0] contains upper 17 bits
  37. */
  38. #define S3C2416_TICNT2 S3C2410_RTCREG(0x48)
  39. #define S3C2416_TICNT2_PART(x) ((x & 0xffff8000) >> 15)
  40. #define S3C2410_RTCALM S3C2410_RTCREG(0x50)
  41. #define S3C2410_RTCALM_ALMEN (1 << 6)
  42. #define S3C2410_RTCALM_YEAREN (1 << 5)
  43. #define S3C2410_RTCALM_MONEN (1 << 4)
  44. #define S3C2410_RTCALM_DAYEN (1 << 3)
  45. #define S3C2410_RTCALM_HOUREN (1 << 2)
  46. #define S3C2410_RTCALM_MINEN (1 << 1)
  47. #define S3C2410_RTCALM_SECEN (1 << 0)
  48. #define S3C2410_ALMSEC S3C2410_RTCREG(0x54)
  49. #define S3C2410_ALMMIN S3C2410_RTCREG(0x58)
  50. #define S3C2410_ALMHOUR S3C2410_RTCREG(0x5c)
  51. #define S3C2410_ALMDATE S3C2410_RTCREG(0x60)
  52. #define S3C2410_ALMMON S3C2410_RTCREG(0x64)
  53. #define S3C2410_ALMYEAR S3C2410_RTCREG(0x68)
  54. #define S3C2410_RTCSEC S3C2410_RTCREG(0x70)
  55. #define S3C2410_RTCMIN S3C2410_RTCREG(0x74)
  56. #define S3C2410_RTCHOUR S3C2410_RTCREG(0x78)
  57. #define S3C2410_RTCDATE S3C2410_RTCREG(0x7c)
  58. #define S3C2410_RTCMON S3C2410_RTCREG(0x84)
  59. #define S3C2410_RTCYEAR S3C2410_RTCREG(0x88)
  60. #endif /* __ASM_ARCH_REGS_RTC_H */