proc-v7.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #ifdef CONFIG_ARM_LPAE
  21. #include "proc-v7-3level.S"
  22. #else
  23. #include "proc-v7-2level.S"
  24. #endif
  25. ENTRY(cpu_v7_proc_init)
  26. mov pc, lr
  27. ENDPROC(cpu_v7_proc_init)
  28. ENTRY(cpu_v7_proc_fin)
  29. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  30. bic r0, r0, #0x1000 @ ...i............
  31. bic r0, r0, #0x0006 @ .............ca.
  32. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  33. mov pc, lr
  34. ENDPROC(cpu_v7_proc_fin)
  35. /*
  36. * cpu_v7_reset(loc)
  37. *
  38. * Perform a soft reset of the system. Put the CPU into the
  39. * same state as it would be if it had been reset, and branch
  40. * to what would be the reset vector.
  41. *
  42. * - loc - location to jump to for soft reset
  43. *
  44. * This code must be executed using a flat identity mapping with
  45. * caches disabled.
  46. */
  47. .align 5
  48. .pushsection .idmap.text, "ax"
  49. ENTRY(cpu_v7_reset)
  50. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  51. bic r1, r1, #0x1 @ ...............m
  52. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  53. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  54. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D,flush TLB
  55. mcr p15, 0, ip, c7, c5, 6 @ flush BTC
  56. dsb
  57. isb
  58. mov pc, r0
  59. ENDPROC(cpu_v7_reset)
  60. .popsection
  61. /*
  62. * cpu_v7_do_idle()
  63. *
  64. * Idle the processor (eg, wait for interrupt).
  65. *
  66. * IRQs are already disabled.
  67. */
  68. ENTRY(cpu_v7_do_idle)
  69. dsb @ WFI may enter a low-power mode
  70. wfi
  71. mov pc, lr
  72. ENDPROC(cpu_v7_do_idle)
  73. ENTRY(cpu_v7_dcache_clean_area)
  74. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  75. dcache_line_size r2, r3
  76. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  77. add r0, r0, r2
  78. subs r1, r1, r2
  79. bhi 1b
  80. dsb
  81. #endif
  82. mov pc, lr
  83. ENDPROC(cpu_v7_dcache_clean_area)
  84. string cpu_v7_name, "ARMv7 Processor"
  85. .align
  86. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  87. .globl cpu_v7_suspend_size
  88. .equ cpu_v7_suspend_size, 4 * 8
  89. #ifdef CONFIG_ARM_CPU_SUSPEND
  90. ENTRY(cpu_v7_do_suspend)
  91. stmfd sp!, {r4 - r11, lr}
  92. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  93. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  94. stmia r0!, {r4 - r5}
  95. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  96. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  97. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  98. mrc p15, 0, r8, c1, c0, 0 @ Control register
  99. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  100. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  101. stmia r0, {r6 - r11}
  102. ldmfd sp!, {r4 - r11, pc}
  103. ENDPROC(cpu_v7_do_suspend)
  104. ENTRY(cpu_v7_do_resume)
  105. mov ip, #0
  106. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  107. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  108. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  109. ldmia r0!, {r4 - r5}
  110. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  111. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  112. ldmia r0, {r6 - r11}
  113. #ifndef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  114. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  115. #endif
  116. #ifndef CONFIG_ARM_LPAE
  117. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  118. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  119. #endif
  120. #ifndef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  121. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  122. #endif
  123. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  124. #ifndef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  125. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  126. #endif
  127. #ifdef CONFIG_TIMA_RKP_EMUL_CP15_INSTR
  128. mov r4, r0
  129. ldr r0, =0x3f806221
  130. smc #1
  131. mov r0, r4
  132. /* Flush TLB */
  133. mcr p15, 0, r0, c8, c3, 0
  134. dsb
  135. #endif
  136. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  137. teq r4, r9 @ Is it already set?
  138. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  139. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  140. ldr r4, =PRRR @ PRRR
  141. ldr r5, =NMRR @ NMRR
  142. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  143. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  144. isb
  145. dsb
  146. mov r0, r8 @ control register
  147. b cpu_resume_mmu
  148. ENDPROC(cpu_v7_do_resume)
  149. #endif
  150. __CPUINIT
  151. /*
  152. * __v7_setup
  153. *
  154. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  155. * on. Return in r0 the new CP15 C1 control register setting.
  156. *
  157. * This should be able to cover all ARMv7 cores.
  158. *
  159. * It is assumed that:
  160. * - cache type register is implemented
  161. */
  162. __v7_ca5mp_setup:
  163. __v7_ca9mp_setup:
  164. mov r10, #(1 << 0) @ TLB ops broadcasting
  165. b 1f
  166. __v7_ca7mp_setup:
  167. __v7_ca15mp_setup:
  168. mov r10, #0
  169. 1:
  170. #ifdef CONFIG_SMP
  171. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  172. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  173. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  174. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  175. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  176. mcreq p15, 0, r0, c1, c0, 1
  177. #endif
  178. __v7_setup:
  179. adr r12, __v7_setup_stack @ the local stack
  180. stmia r12, {r0-r5, r7, r9, r11, lr}
  181. bl v7_flush_dcache_all
  182. ldmia r12, {r0-r5, r7, r9, r11, lr}
  183. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  184. and r10, r0, #0xff000000 @ ARM?
  185. teq r10, #0x41000000
  186. bne 3f
  187. and r5, r0, #0x00f00000 @ variant
  188. and r6, r0, #0x0000000f @ revision
  189. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  190. ubfx r0, r0, #4, #12 @ primary part number
  191. /* Cortex-A8 Errata */
  192. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  193. teq r0, r10
  194. bne 2f
  195. #ifdef CONFIG_ARM_ERRATA_430973
  196. teq r5, #0x00100000 @ only present in r1p*
  197. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  198. orreq r10, r10, #(1 << 6) @ set IBE to 1
  199. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  200. #endif
  201. #ifdef CONFIG_ARM_ERRATA_458693
  202. teq r6, #0x20 @ only present in r2p0
  203. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  204. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  205. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  206. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  207. #endif
  208. #ifdef CONFIG_ARM_ERRATA_460075
  209. teq r6, #0x20 @ only present in r2p0
  210. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  211. tsteq r10, #1 << 22
  212. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  213. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  214. #endif
  215. b 3f
  216. /* Cortex-A9 Errata */
  217. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  218. teq r0, r10
  219. bne 3f
  220. #ifdef CONFIG_ARM_ERRATA_742230
  221. cmp r6, #0x22 @ only present up to r2p2
  222. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  223. orrle r10, r10, #1 << 4 @ set bit #4
  224. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  225. #endif
  226. #ifdef CONFIG_ARM_ERRATA_742231
  227. teq r6, #0x20 @ present in r2p0
  228. teqne r6, #0x21 @ present in r2p1
  229. teqne r6, #0x22 @ present in r2p2
  230. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  231. orreq r10, r10, #1 << 12 @ set bit #12
  232. orreq r10, r10, #1 << 22 @ set bit #22
  233. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  234. #endif
  235. #ifdef CONFIG_ARM_ERRATA_743622
  236. teq r5, #0x00200000 @ only present in r2p*
  237. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  238. orreq r10, r10, #1 << 6 @ set bit #6
  239. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  240. #endif
  241. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  242. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  243. ALT_UP_B(1f)
  244. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  245. orrlt r10, r10, #1 << 11 @ set bit #11
  246. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  247. 1:
  248. #endif
  249. 3: mov r10, #0
  250. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  251. #ifdef CONFIG_MMU
  252. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  253. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  254. ldr r5, =PRRR @ PRRR
  255. ldr r6, =NMRR @ NMRR
  256. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  257. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  258. #endif
  259. dsb @ Complete invalidations
  260. #if defined(CONFIG_ARCH_MSM_SCORPION) && !defined(CONFIG_MSM_SMP)
  261. mov r0, #0x33
  262. mcr p15, 3, r0, c15, c0, 3 @ set L2CR1
  263. #endif
  264. #if defined (CONFIG_ARCH_MSM_SCORPION)
  265. mrc p15, 0, r0, c1, c0, 1 @ read ACTLR
  266. #ifdef CONFIG_CPU_CACHE_ERR_REPORT
  267. orr r0, r0, #0x37 @ turn on L1/L2 error reporting
  268. #else
  269. bic r0, r0, #0x37
  270. #endif
  271. #if defined (CONFIG_ARCH_MSM_SCORPIONMP)
  272. orr r0, r0, #0x1 << 24 @ optimal setting for Scorpion MP
  273. #endif
  274. #ifndef CONFIG_ARCH_MSM_KRAIT
  275. mcr p15, 0, r0, c1, c0, 1 @ write ACTLR
  276. #endif
  277. #endif
  278. #if defined (CONFIG_ARCH_MSM_SCORPIONMP)
  279. mrc p15, 3, r0, c15, c0, 2 @ optimal setting for Scorpion MP
  280. orr r0, r0, #0x1 << 21
  281. mcr p15, 3, r0, c15, c0, 2
  282. #endif
  283. #ifndef CONFIG_ARM_THUMBEE
  284. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  285. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  286. teq r0, #(1 << 12) @ check if ThumbEE is present
  287. bne 1f
  288. mov r5, #0
  289. mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
  290. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  291. orr r0, r0, #1 @ set the 1st bit in order to
  292. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  293. 1:
  294. #endif
  295. adr r5, v7_crval
  296. ldmia r5, {r5, r6}
  297. #ifdef CONFIG_CPU_ENDIAN_BE8
  298. orr r6, r6, #1 << 25 @ big-endian page tables
  299. #endif
  300. #ifdef CONFIG_SWP_EMULATE
  301. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  302. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  303. #endif
  304. mrc p15, 0, r0, c1, c0, 0 @ read control register
  305. bic r0, r0, r5 @ clear bits them
  306. orr r0, r0, r6 @ set them
  307. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  308. mov pc, lr @ return to head.S:__ret
  309. ENDPROC(__v7_setup)
  310. .align 2
  311. __v7_setup_stack:
  312. .space 4 * 11 @ 11 registers
  313. __INITDATA
  314. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  315. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  316. .section ".rodata"
  317. string cpu_arch_name, "armv7"
  318. string cpu_elf_name, "v7"
  319. .align
  320. .section ".proc.info.init", #alloc, #execinstr
  321. /*
  322. * Standard v7 proc info content
  323. */
  324. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
  325. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  326. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  327. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  328. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  329. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  330. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  331. W(b) \initfunc
  332. .long cpu_arch_name
  333. .long cpu_elf_name
  334. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  335. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  336. .long cpu_v7_name
  337. .long v7_processor_functions
  338. .long v7wbi_tlb_fns
  339. .long v6_user_fns
  340. .long v7_cache_fns
  341. .endm
  342. #ifndef CONFIG_ARM_LPAE
  343. /*
  344. * ARM Ltd. Cortex A5 processor.
  345. */
  346. .type __v7_ca5mp_proc_info, #object
  347. __v7_ca5mp_proc_info:
  348. .long 0x410fc050
  349. .long 0xff0ffff0
  350. __v7_proc __v7_ca5mp_setup
  351. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  352. /*
  353. * ARM Ltd. Cortex A9 processor.
  354. */
  355. .type __v7_ca9mp_proc_info, #object
  356. __v7_ca9mp_proc_info:
  357. .long 0x410fc090
  358. .long 0xff0ffff0
  359. __v7_proc __v7_ca9mp_setup
  360. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  361. #endif /* CONFIG_ARM_LPAE */
  362. /*
  363. * ARM Ltd. Cortex A7 processor.
  364. */
  365. .type __v7_ca7mp_proc_info, #object
  366. __v7_ca7mp_proc_info:
  367. .long 0x410fc070
  368. .long 0xff0ffff0
  369. __v7_proc __v7_ca7mp_setup, hwcaps = HWCAP_IDIV
  370. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  371. /*
  372. * ARM Ltd. Cortex A15 processor.
  373. */
  374. .type __v7_ca15mp_proc_info, #object
  375. __v7_ca15mp_proc_info:
  376. .long 0x410fc0f0
  377. .long 0xff0ffff0
  378. __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
  379. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  380. /*
  381. * Qualcomm Inc. Krait processors.
  382. */
  383. .type __krait_proc_info, #object
  384. __krait_proc_info:
  385. .long 0x510f0400 @ Required ID value
  386. .long 0xff0ffc00 @ Mask for ID
  387. __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
  388. .size __krait_proc_info, . - __krait_proc_info
  389. /*
  390. * Match any ARMv7 processor core.
  391. */
  392. .type __v7_proc_info, #object
  393. __v7_proc_info:
  394. .long 0x000f0000 @ Required ID value
  395. .long 0x000f0000 @ Mask for ID
  396. __v7_proc __v7_setup
  397. .size __v7_proc_info, . - __v7_proc_info