cache-l2x0.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
  3. *
  4. * Copyright (C) 2007 ARM Limited
  5. * Copyright (c) 2009, 2011-2012, The Linux Foundation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/err.h>
  21. #include <linux/init.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/of.h>
  25. #include <linux/of_address.h>
  26. #include <asm/cacheflush.h>
  27. #include <asm/hardware/cache-l2x0.h>
  28. #define CACHE_LINE_SIZE 32
  29. void __iomem *l2x0_base;
  30. static DEFINE_RAW_SPINLOCK(l2x0_lock);
  31. static u32 l2x0_way_mask; /* Bitmask of active ways */
  32. static u32 l2x0_size;
  33. static u32 l2x0_cache_id;
  34. static unsigned int l2x0_sets;
  35. static unsigned int l2x0_ways;
  36. static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
  37. static void pl310_save(void);
  38. static void pl310_resume(void);
  39. static void l2x0_resume(void);
  40. static inline bool is_pl310_rev(int rev)
  41. {
  42. return (l2x0_cache_id &
  43. (L2X0_CACHE_ID_PART_MASK | L2X0_CACHE_ID_REV_MASK)) ==
  44. (L2X0_CACHE_ID_PART_L310 | rev);
  45. }
  46. struct l2x0_regs l2x0_saved_regs;
  47. struct l2x0_of_data {
  48. void (*setup)(const struct device_node *, u32 *, u32 *);
  49. void (*save)(void);
  50. void (*resume)(void);
  51. };
  52. static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
  53. {
  54. /* wait for cache operation by line or way to complete */
  55. while (readl_relaxed(reg) & mask)
  56. cpu_relax();
  57. }
  58. #ifdef CONFIG_CACHE_PL310
  59. static inline void cache_wait(void __iomem *reg, unsigned long mask)
  60. {
  61. /* cache operations by line are atomic on PL310 */
  62. }
  63. #else
  64. #define cache_wait cache_wait_way
  65. #endif
  66. static inline void cache_sync(void)
  67. {
  68. void __iomem *base = l2x0_base;
  69. writel_relaxed(0, base + sync_reg_offset);
  70. cache_wait(base + L2X0_CACHE_SYNC, 1);
  71. }
  72. static inline void l2x0_clean_line(unsigned long addr)
  73. {
  74. void __iomem *base = l2x0_base;
  75. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  76. writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
  77. }
  78. static inline void l2x0_inv_line(unsigned long addr)
  79. {
  80. void __iomem *base = l2x0_base;
  81. cache_wait(base + L2X0_INV_LINE_PA, 1);
  82. writel_relaxed(addr, base + L2X0_INV_LINE_PA);
  83. }
  84. #if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
  85. static inline void debug_writel(unsigned long val)
  86. {
  87. if (outer_cache.set_debug)
  88. outer_cache.set_debug(val);
  89. }
  90. static void pl310_set_debug(unsigned long val)
  91. {
  92. writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
  93. }
  94. #else
  95. /* Optimised out for non-errata case */
  96. static inline void debug_writel(unsigned long val)
  97. {
  98. }
  99. #define pl310_set_debug NULL
  100. #endif
  101. #ifdef CONFIG_PL310_ERRATA_588369
  102. static inline void l2x0_flush_line(unsigned long addr)
  103. {
  104. void __iomem *base = l2x0_base;
  105. /* Clean by PA followed by Invalidate by PA */
  106. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  107. writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
  108. cache_wait(base + L2X0_INV_LINE_PA, 1);
  109. writel_relaxed(addr, base + L2X0_INV_LINE_PA);
  110. }
  111. #else
  112. static inline void l2x0_flush_line(unsigned long addr)
  113. {
  114. void __iomem *base = l2x0_base;
  115. cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
  116. writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
  117. }
  118. #endif
  119. void l2x0_cache_sync(void)
  120. {
  121. unsigned long flags;
  122. raw_spin_lock_irqsave(&l2x0_lock, flags);
  123. cache_sync();
  124. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  125. }
  126. #ifdef CONFIG_PL310_ERRATA_727915
  127. static void l2x0_for_each_set_way(void __iomem *reg)
  128. {
  129. int set;
  130. int way;
  131. unsigned long flags;
  132. for (way = 0; way < l2x0_ways; way++) {
  133. raw_spin_lock_irqsave(&l2x0_lock, flags);
  134. for (set = 0; set < l2x0_sets; set++)
  135. writel_relaxed((way << 28) | (set << 5), reg);
  136. cache_sync();
  137. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  138. }
  139. }
  140. #endif
  141. static void __l2x0_flush_all(void)
  142. {
  143. debug_writel(0x03);
  144. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
  145. cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
  146. cache_sync();
  147. debug_writel(0x00);
  148. }
  149. static void l2x0_flush_all(void)
  150. {
  151. unsigned long flags;
  152. #ifdef CONFIG_PL310_ERRATA_727915
  153. if (is_pl310_rev(REV_PL310_R2P0)) {
  154. l2x0_for_each_set_way(l2x0_base + L2X0_CLEAN_INV_LINE_IDX);
  155. return;
  156. }
  157. #endif
  158. /* clean all ways */
  159. raw_spin_lock_irqsave(&l2x0_lock, flags);
  160. __l2x0_flush_all();
  161. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  162. }
  163. static void l2x0_clean_all(void)
  164. {
  165. unsigned long flags;
  166. #ifdef CONFIG_PL310_ERRATA_727915
  167. if (is_pl310_rev(REV_PL310_R2P0)) {
  168. l2x0_for_each_set_way(l2x0_base + L2X0_CLEAN_LINE_IDX);
  169. return;
  170. }
  171. #endif
  172. /* clean all ways */
  173. raw_spin_lock_irqsave(&l2x0_lock, flags);
  174. debug_writel(0x03);
  175. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
  176. cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
  177. cache_sync();
  178. debug_writel(0x00);
  179. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  180. }
  181. static void l2x0_inv_all(void)
  182. {
  183. unsigned long flags;
  184. /* invalidate all ways */
  185. raw_spin_lock_irqsave(&l2x0_lock, flags);
  186. /* Invalidating when L2 is enabled is a nono */
  187. BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
  188. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
  189. cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
  190. cache_sync();
  191. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  192. }
  193. static void l2x0_inv_range(unsigned long start, unsigned long end)
  194. {
  195. void __iomem *base = l2x0_base;
  196. unsigned long flags;
  197. raw_spin_lock_irqsave(&l2x0_lock, flags);
  198. if (start & (CACHE_LINE_SIZE - 1)) {
  199. start &= ~(CACHE_LINE_SIZE - 1);
  200. debug_writel(0x03);
  201. l2x0_flush_line(start);
  202. debug_writel(0x00);
  203. start += CACHE_LINE_SIZE;
  204. }
  205. if (end & (CACHE_LINE_SIZE - 1)) {
  206. end &= ~(CACHE_LINE_SIZE - 1);
  207. debug_writel(0x03);
  208. l2x0_flush_line(end);
  209. debug_writel(0x00);
  210. }
  211. while (start < end) {
  212. unsigned long blk_end = start + min(end - start, 4096UL);
  213. while (start < blk_end) {
  214. l2x0_inv_line(start);
  215. start += CACHE_LINE_SIZE;
  216. }
  217. if (blk_end < end) {
  218. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  219. raw_spin_lock_irqsave(&l2x0_lock, flags);
  220. }
  221. }
  222. cache_wait(base + L2X0_INV_LINE_PA, 1);
  223. cache_sync();
  224. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  225. }
  226. static void l2x0_clean_range(unsigned long start, unsigned long end)
  227. {
  228. void __iomem *base = l2x0_base;
  229. unsigned long flags;
  230. if ((end - start) >= l2x0_size) {
  231. l2x0_clean_all();
  232. return;
  233. }
  234. raw_spin_lock_irqsave(&l2x0_lock, flags);
  235. start &= ~(CACHE_LINE_SIZE - 1);
  236. while (start < end) {
  237. unsigned long blk_end = start + min(end - start, 4096UL);
  238. while (start < blk_end) {
  239. l2x0_clean_line(start);
  240. start += CACHE_LINE_SIZE;
  241. }
  242. if (blk_end < end) {
  243. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  244. raw_spin_lock_irqsave(&l2x0_lock, flags);
  245. }
  246. }
  247. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  248. cache_sync();
  249. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  250. }
  251. static void l2x0_flush_range(unsigned long start, unsigned long end)
  252. {
  253. void __iomem *base = l2x0_base;
  254. unsigned long flags;
  255. if ((end - start) >= l2x0_size) {
  256. l2x0_flush_all();
  257. return;
  258. }
  259. raw_spin_lock_irqsave(&l2x0_lock, flags);
  260. start &= ~(CACHE_LINE_SIZE - 1);
  261. while (start < end) {
  262. unsigned long blk_end = start + min(end - start, 4096UL);
  263. debug_writel(0x03);
  264. while (start < blk_end) {
  265. l2x0_flush_line(start);
  266. start += CACHE_LINE_SIZE;
  267. }
  268. debug_writel(0x00);
  269. if (blk_end < end) {
  270. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  271. raw_spin_lock_irqsave(&l2x0_lock, flags);
  272. }
  273. }
  274. cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
  275. cache_sync();
  276. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  277. }
  278. static void l2x0_disable(void)
  279. {
  280. unsigned long flags;
  281. raw_spin_lock_irqsave(&l2x0_lock, flags);
  282. __l2x0_flush_all();
  283. writel_relaxed(0, l2x0_base + L2X0_CTRL);
  284. dsb();
  285. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  286. }
  287. static void l2x0_unlock(u32 cache_id)
  288. {
  289. int lockregs;
  290. int i;
  291. if (cache_id == L2X0_CACHE_ID_PART_L310)
  292. lockregs = 8;
  293. else
  294. /* L210 and unknown types */
  295. lockregs = 1;
  296. for (i = 0; i < lockregs; i++) {
  297. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  298. i * L2X0_LOCKDOWN_STRIDE);
  299. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  300. i * L2X0_LOCKDOWN_STRIDE);
  301. }
  302. }
  303. void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
  304. {
  305. u32 aux;
  306. u32 way_size = 0;
  307. const char *type;
  308. l2x0_base = base;
  309. l2x0_cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
  310. aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
  311. aux &= aux_mask;
  312. aux |= aux_val;
  313. /* Determine the number of ways */
  314. switch (l2x0_cache_id & L2X0_CACHE_ID_PART_MASK) {
  315. case L2X0_CACHE_ID_PART_L310:
  316. if (aux & (1 << 16))
  317. l2x0_ways = 16;
  318. else
  319. l2x0_ways = 8;
  320. type = "L310";
  321. #ifdef CONFIG_PL310_ERRATA_753970
  322. /* Unmapped register. */
  323. sync_reg_offset = L2X0_DUMMY_REG;
  324. #endif
  325. outer_cache.set_debug = pl310_set_debug;
  326. outer_cache.resume = pl310_resume;
  327. break;
  328. case L2X0_CACHE_ID_PART_L210:
  329. l2x0_ways = (aux >> 13) & 0xf;
  330. type = "L210";
  331. outer_cache.resume = l2x0_resume;
  332. break;
  333. default:
  334. /* Assume unknown chips have 8 ways */
  335. l2x0_ways = 8;
  336. type = "L2x0 series";
  337. outer_cache.resume = l2x0_resume;
  338. break;
  339. }
  340. l2x0_way_mask = (1 << l2x0_ways) - 1;
  341. /*
  342. * L2 cache Size = Way size * Number of ways
  343. */
  344. way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
  345. way_size = SZ_1K << (way_size + 3);
  346. l2x0_size = l2x0_ways * way_size;
  347. l2x0_sets = way_size / CACHE_LINE_SIZE;
  348. /*
  349. * Check if l2x0 controller is already enabled.
  350. * If you are booting from non-secure mode
  351. * accessing the below registers will fault.
  352. */
  353. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  354. /* Make sure that I&D is not locked down when starting */
  355. l2x0_unlock(l2x0_cache_id);
  356. /* l2x0 controller is disabled */
  357. writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
  358. l2x0_saved_regs.aux_ctrl = aux;
  359. l2x0_inv_all();
  360. /* enable L2X0 */
  361. writel_relaxed(1, l2x0_base + L2X0_CTRL);
  362. }
  363. outer_cache.inv_range = l2x0_inv_range;
  364. outer_cache.clean_range = l2x0_clean_range;
  365. outer_cache.flush_range = l2x0_flush_range;
  366. outer_cache.sync = l2x0_cache_sync;
  367. outer_cache.flush_all = l2x0_flush_all;
  368. outer_cache.inv_all = l2x0_inv_all;
  369. outer_cache.disable = l2x0_disable;
  370. printk(KERN_INFO "%s cache controller enabled\n", type);
  371. printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
  372. l2x0_ways, l2x0_cache_id, aux, l2x0_size);
  373. /* Save the L2X0 contents, as they are not modified else where */
  374. pl310_save();
  375. }
  376. #ifdef CONFIG_OF
  377. static void __init l2x0_of_setup(const struct device_node *np,
  378. u32 *aux_val, u32 *aux_mask)
  379. {
  380. u32 data[2] = { 0, 0 };
  381. u32 tag = 0;
  382. u32 dirty = 0;
  383. u32 val = 0, mask = 0;
  384. of_property_read_u32(np, "arm,tag-latency", &tag);
  385. if (tag) {
  386. mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
  387. val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
  388. }
  389. of_property_read_u32_array(np, "arm,data-latency",
  390. data, ARRAY_SIZE(data));
  391. if (data[0] && data[1]) {
  392. mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
  393. L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
  394. val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
  395. ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
  396. }
  397. of_property_read_u32(np, "arm,dirty-latency", &dirty);
  398. if (dirty) {
  399. mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
  400. val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
  401. }
  402. *aux_val &= ~mask;
  403. *aux_val |= val;
  404. *aux_mask &= ~mask;
  405. }
  406. static void __init pl310_of_setup(const struct device_node *np,
  407. u32 *aux_val, u32 *aux_mask)
  408. {
  409. u32 data[3] = { 0, 0, 0 };
  410. u32 tag[3] = { 0, 0, 0 };
  411. u32 filter[2] = { 0, 0 };
  412. of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
  413. if (tag[0] && tag[1] && tag[2])
  414. writel_relaxed(
  415. ((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
  416. ((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
  417. ((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
  418. l2x0_base + L2X0_TAG_LATENCY_CTRL);
  419. of_property_read_u32_array(np, "arm,data-latency",
  420. data, ARRAY_SIZE(data));
  421. if (data[0] && data[1] && data[2])
  422. writel_relaxed(
  423. ((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
  424. ((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
  425. ((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
  426. l2x0_base + L2X0_DATA_LATENCY_CTRL);
  427. of_property_read_u32_array(np, "arm,filter-ranges",
  428. filter, ARRAY_SIZE(filter));
  429. if (filter[1]) {
  430. writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
  431. l2x0_base + L2X0_ADDR_FILTER_END);
  432. writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
  433. l2x0_base + L2X0_ADDR_FILTER_START);
  434. }
  435. }
  436. #endif
  437. static void pl310_save(void)
  438. {
  439. u32 l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
  440. L2X0_CACHE_ID_RTL_MASK;
  441. l2x0_saved_regs.tag_latency = readl_relaxed(l2x0_base +
  442. L2X0_TAG_LATENCY_CTRL);
  443. l2x0_saved_regs.data_latency = readl_relaxed(l2x0_base +
  444. L2X0_DATA_LATENCY_CTRL);
  445. l2x0_saved_regs.filter_end = readl_relaxed(l2x0_base +
  446. L2X0_ADDR_FILTER_END);
  447. l2x0_saved_regs.filter_start = readl_relaxed(l2x0_base +
  448. L2X0_ADDR_FILTER_START);
  449. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
  450. /*
  451. * From r2p0, there is Prefetch offset/control register
  452. */
  453. l2x0_saved_regs.prefetch_ctrl = readl_relaxed(l2x0_base +
  454. L2X0_PREFETCH_CTRL);
  455. /*
  456. * From r3p0, there is Power control register
  457. */
  458. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
  459. l2x0_saved_regs.pwr_ctrl = readl_relaxed(l2x0_base +
  460. L2X0_POWER_CTRL);
  461. }
  462. }
  463. static void l2x0_resume(void)
  464. {
  465. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  466. /* restore aux ctrl and enable l2 */
  467. l2x0_unlock(readl_relaxed(l2x0_base + L2X0_CACHE_ID));
  468. writel_relaxed(l2x0_saved_regs.aux_ctrl, l2x0_base +
  469. L2X0_AUX_CTRL);
  470. l2x0_inv_all();
  471. writel_relaxed(1, l2x0_base + L2X0_CTRL);
  472. }
  473. }
  474. static void pl310_resume(void)
  475. {
  476. u32 l2x0_revision;
  477. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  478. /* restore pl310 setup */
  479. writel_relaxed(l2x0_saved_regs.tag_latency,
  480. l2x0_base + L2X0_TAG_LATENCY_CTRL);
  481. writel_relaxed(l2x0_saved_regs.data_latency,
  482. l2x0_base + L2X0_DATA_LATENCY_CTRL);
  483. writel_relaxed(l2x0_saved_regs.filter_end,
  484. l2x0_base + L2X0_ADDR_FILTER_END);
  485. writel_relaxed(l2x0_saved_regs.filter_start,
  486. l2x0_base + L2X0_ADDR_FILTER_START);
  487. l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
  488. L2X0_CACHE_ID_RTL_MASK;
  489. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
  490. writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
  491. l2x0_base + L2X0_PREFETCH_CTRL);
  492. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
  493. writel_relaxed(l2x0_saved_regs.pwr_ctrl,
  494. l2x0_base + L2X0_POWER_CTRL);
  495. }
  496. }
  497. l2x0_resume();
  498. }
  499. #ifdef CONFIG_OF
  500. static const struct l2x0_of_data pl310_data = {
  501. pl310_of_setup,
  502. pl310_save,
  503. pl310_resume,
  504. };
  505. static const struct l2x0_of_data l2x0_data = {
  506. l2x0_of_setup,
  507. NULL,
  508. l2x0_resume,
  509. };
  510. static const struct of_device_id l2x0_ids[] __initconst = {
  511. { .compatible = "arm,pl310-cache", .data = (void *)&pl310_data },
  512. { .compatible = "arm,l220-cache", .data = (void *)&l2x0_data },
  513. { .compatible = "arm,l210-cache", .data = (void *)&l2x0_data },
  514. {}
  515. };
  516. int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
  517. {
  518. struct device_node *np;
  519. struct l2x0_of_data *data;
  520. struct resource res;
  521. np = of_find_matching_node(NULL, l2x0_ids);
  522. if (!np)
  523. return -ENODEV;
  524. if (of_address_to_resource(np, 0, &res))
  525. return -ENODEV;
  526. l2x0_base = ioremap(res.start, resource_size(&res));
  527. if (!l2x0_base)
  528. return -ENOMEM;
  529. l2x0_saved_regs.phy_base = res.start;
  530. data = of_match_node(l2x0_ids, np)->data;
  531. /* L2 configuration can only be changed if the cache is disabled */
  532. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  533. if (data->setup)
  534. data->setup(np, &aux_val, &aux_mask);
  535. }
  536. if (data->save)
  537. data->save();
  538. l2x0_init(l2x0_base, aux_val, aux_mask);
  539. outer_cache.resume = data->resume;
  540. return 0;
  541. }
  542. #endif
  543. void l2cc_suspend(void)
  544. {
  545. l2x0_disable();
  546. dmb();
  547. }
  548. void l2cc_resume(void)
  549. {
  550. pl310_resume();
  551. dmb();
  552. }