cache-l2x0.c 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2011
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/io.h>
  7. #include <linux/of.h>
  8. #include <asm/cacheflush.h>
  9. #include <asm/hardware/cache-l2x0.h>
  10. #include <mach/hardware.h>
  11. #include <mach/id.h>
  12. static void __iomem *l2x0_base;
  13. static int __init ux500_l2x0_unlock(void)
  14. {
  15. int i;
  16. /*
  17. * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
  18. * apparently locks both caches before jumping to the kernel. The
  19. * l2x0 core will not touch the unlock registers if the l2x0 is
  20. * already enabled, so we do it right here instead. The PL310 has
  21. * 8 sets of registers, one per possible CPU.
  22. */
  23. for (i = 0; i < 8; i++) {
  24. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  25. i * L2X0_LOCKDOWN_STRIDE);
  26. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  27. i * L2X0_LOCKDOWN_STRIDE);
  28. }
  29. return 0;
  30. }
  31. static int __init ux500_l2x0_init(void)
  32. {
  33. if (cpu_is_u5500())
  34. l2x0_base = __io_address(U5500_L2CC_BASE);
  35. else if (cpu_is_u8500())
  36. l2x0_base = __io_address(U8500_L2CC_BASE);
  37. else
  38. ux500_unknown_soc();
  39. /* Unlock before init */
  40. ux500_l2x0_unlock();
  41. /* 64KB way size, 8 way associativity, force WA */
  42. if (of_have_populated_dt())
  43. l2x0_of_init(0x3e060000, 0xc0000fff);
  44. else
  45. l2x0_init(l2x0_base, 0x3e060000, 0xc0000fff);
  46. /*
  47. * We can't disable l2 as we are in non secure mode, currently
  48. * this seems be called only during kexec path. So let's
  49. * override outer.disable with nasty assignment until we have
  50. * some SMI service available.
  51. */
  52. outer_cache.disable = NULL;
  53. return 0;
  54. }
  55. early_initcall(ux500_l2x0_init);