time.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * linux/arch/arm/mach-sa1100/time.c
  3. *
  4. * Copyright (C) 1998 Deborah Wallach.
  5. * Twiddles (C) 1999 Hugo Fiennes <hugo@empeg.com>
  6. *
  7. * 2000/03/29 (C) Nicolas Pitre <nico@fluxnic.net>
  8. * Rewritten: big cleanup, much simpler, better HZ accuracy.
  9. *
  10. */
  11. #include <linux/init.h>
  12. #include <linux/errno.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/irq.h>
  15. #include <linux/timex.h>
  16. #include <linux/clockchips.h>
  17. #include <linux/sched_clock.h>
  18. #include <asm/mach/time.h>
  19. #include <mach/hardware.h>
  20. #include <mach/irqs.h>
  21. static u32 notrace sa1100_read_sched_clock(void)
  22. {
  23. return OSCR;
  24. }
  25. #define MIN_OSCR_DELTA 2
  26. static irqreturn_t sa1100_ost0_interrupt(int irq, void *dev_id)
  27. {
  28. struct clock_event_device *c = dev_id;
  29. /* Disarm the compare/match, signal the event. */
  30. OIER &= ~OIER_E0;
  31. OSSR = OSSR_M0;
  32. c->event_handler(c);
  33. return IRQ_HANDLED;
  34. }
  35. static int
  36. sa1100_osmr0_set_next_event(unsigned long delta, struct clock_event_device *c)
  37. {
  38. unsigned long next, oscr;
  39. OIER |= OIER_E0;
  40. next = OSCR + delta;
  41. OSMR0 = next;
  42. oscr = OSCR;
  43. return (signed)(next - oscr) <= MIN_OSCR_DELTA ? -ETIME : 0;
  44. }
  45. static void
  46. sa1100_osmr0_set_mode(enum clock_event_mode mode, struct clock_event_device *c)
  47. {
  48. switch (mode) {
  49. case CLOCK_EVT_MODE_ONESHOT:
  50. case CLOCK_EVT_MODE_UNUSED:
  51. case CLOCK_EVT_MODE_SHUTDOWN:
  52. OIER &= ~OIER_E0;
  53. OSSR = OSSR_M0;
  54. break;
  55. case CLOCK_EVT_MODE_RESUME:
  56. case CLOCK_EVT_MODE_PERIODIC:
  57. break;
  58. }
  59. }
  60. static struct clock_event_device ckevt_sa1100_osmr0 = {
  61. .name = "osmr0",
  62. .features = CLOCK_EVT_FEAT_ONESHOT,
  63. .rating = 200,
  64. .set_next_event = sa1100_osmr0_set_next_event,
  65. .set_mode = sa1100_osmr0_set_mode,
  66. };
  67. static struct irqaction sa1100_timer_irq = {
  68. .name = "ost0",
  69. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  70. .handler = sa1100_ost0_interrupt,
  71. .dev_id = &ckevt_sa1100_osmr0,
  72. };
  73. static void __init sa1100_timer_init(void)
  74. {
  75. OIER = 0;
  76. OSSR = OSSR_M0 | OSSR_M1 | OSSR_M2 | OSSR_M3;
  77. setup_sched_clock(sa1100_read_sched_clock, 32, 3686400);
  78. clockevents_calc_mult_shift(&ckevt_sa1100_osmr0, 3686400, 4);
  79. ckevt_sa1100_osmr0.max_delta_ns =
  80. clockevent_delta2ns(0x7fffffff, &ckevt_sa1100_osmr0);
  81. ckevt_sa1100_osmr0.min_delta_ns =
  82. clockevent_delta2ns(MIN_OSCR_DELTA * 2, &ckevt_sa1100_osmr0) + 1;
  83. ckevt_sa1100_osmr0.cpumask = cpumask_of(0);
  84. setup_irq(IRQ_OST0, &sa1100_timer_irq);
  85. clocksource_mmio_init(&OSCR, "oscr", CLOCK_TICK_RATE, 200, 32,
  86. clocksource_mmio_readl_up);
  87. clockevents_register_device(&ckevt_sa1100_osmr0);
  88. }
  89. #ifdef CONFIG_PM
  90. unsigned long osmr[4], oier;
  91. static void sa1100_timer_suspend(void)
  92. {
  93. osmr[0] = OSMR0;
  94. osmr[1] = OSMR1;
  95. osmr[2] = OSMR2;
  96. osmr[3] = OSMR3;
  97. oier = OIER;
  98. }
  99. static void sa1100_timer_resume(void)
  100. {
  101. OSSR = 0x0f;
  102. OSMR0 = osmr[0];
  103. OSMR1 = osmr[1];
  104. OSMR2 = osmr[2];
  105. OSMR3 = osmr[3];
  106. OIER = oier;
  107. /*
  108. * OSMR0 is the system timer: make sure OSCR is sufficiently behind
  109. */
  110. OSCR = OSMR0 - LATCH;
  111. }
  112. #else
  113. #define sa1100_timer_suspend NULL
  114. #define sa1100_timer_resume NULL
  115. #endif
  116. struct sys_timer sa1100_timer = {
  117. .init = sa1100_timer_init,
  118. .suspend = sa1100_timer_suspend,
  119. .resume = sa1100_timer_resume,
  120. };