common.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Copyright 2008 Openmoko, Inc.
  6. * Copyright 2008 Simtec Electronics
  7. * Ben Dooks <ben@simtec.co.uk>
  8. * http://armlinux.simtec.co.uk/
  9. *
  10. * Common Codes for S3C64XX machines
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ioport.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/io.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/irq.h>
  26. #include <linux/gpio.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include <asm/hardware/vic.h>
  30. #include <asm/system_misc.h>
  31. #include <mach/map.h>
  32. #include <mach/hardware.h>
  33. #include <mach/regs-gpio.h>
  34. #include <plat/cpu.h>
  35. #include <plat/clock.h>
  36. #include <plat/devs.h>
  37. #include <plat/pm.h>
  38. #include <plat/gpio-cfg.h>
  39. #include <plat/irq-uart.h>
  40. #include <plat/irq-vic-timer.h>
  41. #include <plat/regs-irqtype.h>
  42. #include <plat/regs-serial.h>
  43. #include <plat/watchdog-reset.h>
  44. #include "common.h"
  45. /* uart registration process */
  46. static void __init s3c64xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  47. {
  48. s3c24xx_init_uartdevs("s3c6400-uart", s3c64xx_uart_resources, cfg, no);
  49. }
  50. /* table of supported CPUs */
  51. static const char name_s3c6400[] = "S3C6400";
  52. static const char name_s3c6410[] = "S3C6410";
  53. static struct cpu_table cpu_ids[] __initdata = {
  54. {
  55. .idcode = S3C6400_CPU_ID,
  56. .idmask = S3C64XX_CPU_MASK,
  57. .map_io = s3c6400_map_io,
  58. .init_clocks = s3c6400_init_clocks,
  59. .init_uarts = s3c64xx_init_uarts,
  60. .init = s3c6400_init,
  61. .name = name_s3c6400,
  62. }, {
  63. .idcode = S3C6410_CPU_ID,
  64. .idmask = S3C64XX_CPU_MASK,
  65. .map_io = s3c6410_map_io,
  66. .init_clocks = s3c6410_init_clocks,
  67. .init_uarts = s3c64xx_init_uarts,
  68. .init = s3c6410_init,
  69. .name = name_s3c6410,
  70. },
  71. };
  72. /* minimal IO mapping */
  73. /* see notes on uart map in arch/arm/mach-s3c64xx/include/mach/debug-macro.S */
  74. #define UART_OFFS (S3C_PA_UART & 0xfffff)
  75. static struct map_desc s3c_iodesc[] __initdata = {
  76. {
  77. .virtual = (unsigned long)S3C_VA_SYS,
  78. .pfn = __phys_to_pfn(S3C64XX_PA_SYSCON),
  79. .length = SZ_4K,
  80. .type = MT_DEVICE,
  81. }, {
  82. .virtual = (unsigned long)S3C_VA_MEM,
  83. .pfn = __phys_to_pfn(S3C64XX_PA_SROM),
  84. .length = SZ_4K,
  85. .type = MT_DEVICE,
  86. }, {
  87. .virtual = (unsigned long)(S3C_VA_UART + UART_OFFS),
  88. .pfn = __phys_to_pfn(S3C_PA_UART),
  89. .length = SZ_4K,
  90. .type = MT_DEVICE,
  91. }, {
  92. .virtual = (unsigned long)VA_VIC0,
  93. .pfn = __phys_to_pfn(S3C64XX_PA_VIC0),
  94. .length = SZ_16K,
  95. .type = MT_DEVICE,
  96. }, {
  97. .virtual = (unsigned long)VA_VIC1,
  98. .pfn = __phys_to_pfn(S3C64XX_PA_VIC1),
  99. .length = SZ_16K,
  100. .type = MT_DEVICE,
  101. }, {
  102. .virtual = (unsigned long)S3C_VA_TIMER,
  103. .pfn = __phys_to_pfn(S3C_PA_TIMER),
  104. .length = SZ_16K,
  105. .type = MT_DEVICE,
  106. }, {
  107. .virtual = (unsigned long)S3C64XX_VA_GPIO,
  108. .pfn = __phys_to_pfn(S3C64XX_PA_GPIO),
  109. .length = SZ_4K,
  110. .type = MT_DEVICE,
  111. }, {
  112. .virtual = (unsigned long)S3C64XX_VA_MODEM,
  113. .pfn = __phys_to_pfn(S3C64XX_PA_MODEM),
  114. .length = SZ_4K,
  115. .type = MT_DEVICE,
  116. }, {
  117. .virtual = (unsigned long)S3C_VA_WATCHDOG,
  118. .pfn = __phys_to_pfn(S3C64XX_PA_WATCHDOG),
  119. .length = SZ_4K,
  120. .type = MT_DEVICE,
  121. }, {
  122. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  123. .pfn = __phys_to_pfn(S3C64XX_PA_USB_HSPHY),
  124. .length = SZ_1K,
  125. .type = MT_DEVICE,
  126. },
  127. };
  128. static struct bus_type s3c64xx_subsys = {
  129. .name = "s3c64xx-core",
  130. .dev_name = "s3c64xx-core",
  131. };
  132. static struct device s3c64xx_dev = {
  133. .bus = &s3c64xx_subsys,
  134. };
  135. /* read cpu identification code */
  136. void __init s3c64xx_init_io(struct map_desc *mach_desc, int size)
  137. {
  138. /* initialise the io descriptors we need for initialisation */
  139. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  140. iotable_init(mach_desc, size);
  141. init_consistent_dma_size(SZ_8M);
  142. /* detect cpu id */
  143. s3c64xx_init_cpu();
  144. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  145. }
  146. static __init int s3c64xx_dev_init(void)
  147. {
  148. subsys_system_register(&s3c64xx_subsys, NULL);
  149. return device_register(&s3c64xx_dev);
  150. }
  151. core_initcall(s3c64xx_dev_init);
  152. /*
  153. * setup the sources the vic should advertise resume
  154. * for, even though it is not doing the wake
  155. * (set_irq_wake needs to be valid)
  156. */
  157. #define IRQ_VIC0_RESUME (1 << (IRQ_RTC_TIC - IRQ_VIC0_BASE))
  158. #define IRQ_VIC1_RESUME (1 << (IRQ_RTC_ALARM - IRQ_VIC1_BASE) | \
  159. 1 << (IRQ_PENDN - IRQ_VIC1_BASE) | \
  160. 1 << (IRQ_HSMMC0 - IRQ_VIC1_BASE) | \
  161. 1 << (IRQ_HSMMC1 - IRQ_VIC1_BASE) | \
  162. 1 << (IRQ_HSMMC2 - IRQ_VIC1_BASE))
  163. void __init s3c64xx_init_irq(u32 vic0_valid, u32 vic1_valid)
  164. {
  165. printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
  166. /* initialise the pair of VICs */
  167. vic_init(VA_VIC0, IRQ_VIC0_BASE, vic0_valid, IRQ_VIC0_RESUME);
  168. vic_init(VA_VIC1, IRQ_VIC1_BASE, vic1_valid, IRQ_VIC1_RESUME);
  169. /* add the timer sub-irqs */
  170. s3c_init_vic_timer_irq(5, IRQ_TIMER0);
  171. }
  172. #define eint_offset(irq) ((irq) - IRQ_EINT(0))
  173. #define eint_irq_to_bit(irq) ((u32)(1 << eint_offset(irq)))
  174. static inline void s3c_irq_eint_mask(struct irq_data *data)
  175. {
  176. u32 mask;
  177. mask = __raw_readl(S3C64XX_EINT0MASK);
  178. mask |= (u32)data->chip_data;
  179. __raw_writel(mask, S3C64XX_EINT0MASK);
  180. }
  181. static void s3c_irq_eint_unmask(struct irq_data *data)
  182. {
  183. u32 mask;
  184. mask = __raw_readl(S3C64XX_EINT0MASK);
  185. mask &= ~((u32)data->chip_data);
  186. __raw_writel(mask, S3C64XX_EINT0MASK);
  187. }
  188. static inline void s3c_irq_eint_ack(struct irq_data *data)
  189. {
  190. __raw_writel((u32)data->chip_data, S3C64XX_EINT0PEND);
  191. }
  192. static void s3c_irq_eint_maskack(struct irq_data *data)
  193. {
  194. /* compiler should in-line these */
  195. s3c_irq_eint_mask(data);
  196. s3c_irq_eint_ack(data);
  197. }
  198. static int s3c_irq_eint_set_type(struct irq_data *data, unsigned int type)
  199. {
  200. int offs = eint_offset(data->irq);
  201. int pin, pin_val;
  202. int shift;
  203. u32 ctrl, mask;
  204. u32 newvalue = 0;
  205. void __iomem *reg;
  206. if (offs > 27)
  207. return -EINVAL;
  208. if (offs <= 15)
  209. reg = S3C64XX_EINT0CON0;
  210. else
  211. reg = S3C64XX_EINT0CON1;
  212. switch (type) {
  213. case IRQ_TYPE_NONE:
  214. printk(KERN_WARNING "No edge setting!\n");
  215. break;
  216. case IRQ_TYPE_EDGE_RISING:
  217. newvalue = S3C2410_EXTINT_RISEEDGE;
  218. break;
  219. case IRQ_TYPE_EDGE_FALLING:
  220. newvalue = S3C2410_EXTINT_FALLEDGE;
  221. break;
  222. case IRQ_TYPE_EDGE_BOTH:
  223. newvalue = S3C2410_EXTINT_BOTHEDGE;
  224. break;
  225. case IRQ_TYPE_LEVEL_LOW:
  226. newvalue = S3C2410_EXTINT_LOWLEV;
  227. break;
  228. case IRQ_TYPE_LEVEL_HIGH:
  229. newvalue = S3C2410_EXTINT_HILEV;
  230. break;
  231. default:
  232. printk(KERN_ERR "No such irq type %d", type);
  233. return -1;
  234. }
  235. if (offs <= 15)
  236. shift = (offs / 2) * 4;
  237. else
  238. shift = ((offs - 16) / 2) * 4;
  239. mask = 0x7 << shift;
  240. ctrl = __raw_readl(reg);
  241. ctrl &= ~mask;
  242. ctrl |= newvalue << shift;
  243. __raw_writel(ctrl, reg);
  244. /* set the GPIO pin appropriately */
  245. if (offs < 16) {
  246. pin = S3C64XX_GPN(offs);
  247. pin_val = S3C_GPIO_SFN(2);
  248. } else if (offs < 23) {
  249. pin = S3C64XX_GPL(offs + 8 - 16);
  250. pin_val = S3C_GPIO_SFN(3);
  251. } else {
  252. pin = S3C64XX_GPM(offs - 23);
  253. pin_val = S3C_GPIO_SFN(3);
  254. }
  255. s3c_gpio_cfgpin(pin, pin_val);
  256. return 0;
  257. }
  258. static struct irq_chip s3c_irq_eint = {
  259. .name = "s3c-eint",
  260. .irq_mask = s3c_irq_eint_mask,
  261. .irq_unmask = s3c_irq_eint_unmask,
  262. .irq_mask_ack = s3c_irq_eint_maskack,
  263. .irq_ack = s3c_irq_eint_ack,
  264. .irq_set_type = s3c_irq_eint_set_type,
  265. .irq_set_wake = s3c_irqext_wake,
  266. };
  267. /* s3c_irq_demux_eint
  268. *
  269. * This function demuxes the IRQ from the group0 external interrupts,
  270. * from IRQ_EINT(0) to IRQ_EINT(27). It is designed to be inlined into
  271. * the specific handlers s3c_irq_demux_eintX_Y.
  272. */
  273. static inline void s3c_irq_demux_eint(unsigned int start, unsigned int end)
  274. {
  275. u32 status = __raw_readl(S3C64XX_EINT0PEND);
  276. u32 mask = __raw_readl(S3C64XX_EINT0MASK);
  277. unsigned int irq;
  278. status &= ~mask;
  279. status >>= start;
  280. status &= (1 << (end - start + 1)) - 1;
  281. for (irq = IRQ_EINT(start); irq <= IRQ_EINT(end); irq++) {
  282. if (status & 1)
  283. generic_handle_irq(irq);
  284. status >>= 1;
  285. }
  286. }
  287. static void s3c_irq_demux_eint0_3(unsigned int irq, struct irq_desc *desc)
  288. {
  289. s3c_irq_demux_eint(0, 3);
  290. }
  291. static void s3c_irq_demux_eint4_11(unsigned int irq, struct irq_desc *desc)
  292. {
  293. s3c_irq_demux_eint(4, 11);
  294. }
  295. static void s3c_irq_demux_eint12_19(unsigned int irq, struct irq_desc *desc)
  296. {
  297. s3c_irq_demux_eint(12, 19);
  298. }
  299. static void s3c_irq_demux_eint20_27(unsigned int irq, struct irq_desc *desc)
  300. {
  301. s3c_irq_demux_eint(20, 27);
  302. }
  303. static int __init s3c64xx_init_irq_eint(void)
  304. {
  305. int irq;
  306. for (irq = IRQ_EINT(0); irq <= IRQ_EINT(27); irq++) {
  307. irq_set_chip_and_handler(irq, &s3c_irq_eint, handle_level_irq);
  308. irq_set_chip_data(irq, (void *)eint_irq_to_bit(irq));
  309. set_irq_flags(irq, IRQF_VALID);
  310. }
  311. irq_set_chained_handler(IRQ_EINT0_3, s3c_irq_demux_eint0_3);
  312. irq_set_chained_handler(IRQ_EINT4_11, s3c_irq_demux_eint4_11);
  313. irq_set_chained_handler(IRQ_EINT12_19, s3c_irq_demux_eint12_19);
  314. irq_set_chained_handler(IRQ_EINT20_27, s3c_irq_demux_eint20_27);
  315. return 0;
  316. }
  317. arch_initcall(s3c64xx_init_irq_eint);
  318. void s3c64xx_restart(char mode, const char *cmd)
  319. {
  320. if (mode != 's')
  321. arch_wdt_reset();
  322. /* if all else fails, or mode was for soft, jump to 0 */
  323. soft_restart(0);
  324. }