sleep.S 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * linux/arch/arm/mach-omap1/sleep.S
  3. *
  4. * Low-level OMAP7XX/1510/1610 sleep/wakeUp support
  5. *
  6. * Initial SA1110 code:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Adapted for PXA by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Support for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. */
  34. #include <linux/linkage.h>
  35. #include <asm/assembler.h>
  36. #include "iomap.h"
  37. #include "pm.h"
  38. .text
  39. /*
  40. * Forces OMAP into deep sleep state
  41. *
  42. * omapXXXX_cpu_suspend()
  43. *
  44. * The values of the registers ARM_IDLECT1 and ARM_IDLECT2 are passed
  45. * as arg0 and arg1 from caller. arg0 is stored in register r0 and arg1
  46. * in register r1.
  47. *
  48. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  49. * wakes up it continues execution at the point it went to sleep.
  50. *
  51. * Note: Because of errata work arounds we have processor specific functions
  52. * here. They are mostly the same, but slightly different.
  53. *
  54. */
  55. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  56. .align 3
  57. ENTRY(omap7xx_cpu_suspend)
  58. @ save registers on stack
  59. stmfd sp!, {r0 - r12, lr}
  60. @ Drain write cache
  61. mov r4, #0
  62. mcr p15, 0, r0, c7, c10, 4
  63. nop
  64. @ load base address of Traffic Controller
  65. mov r6, #TCMIF_ASM_BASE & 0xff000000
  66. orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000
  67. orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00
  68. @ prepare to put SDRAM into self-refresh manually
  69. ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  70. orr r9, r7, #SELF_REFRESH_MODE & 0xff000000
  71. orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff
  72. str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  73. @ prepare to put EMIFS to Sleep
  74. ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  75. orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff
  76. str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  77. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  78. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  79. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  80. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  81. @ turn off clock domains
  82. @ do not disable PERCK (0x04)
  83. mov r5, #OMAP7XX_IDLECT2_SLEEP_VAL & 0xff
  84. orr r5, r5, #OMAP7XX_IDLECT2_SLEEP_VAL & 0xff00
  85. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  86. @ request ARM idle
  87. mov r3, #OMAP7XX_IDLECT1_SLEEP_VAL & 0xff
  88. orr r3, r3, #OMAP7XX_IDLECT1_SLEEP_VAL & 0xff00
  89. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  90. @ disable instruction cache
  91. mrc p15, 0, r9, c1, c0, 0
  92. bic r2, r9, #0x1000
  93. mcr p15, 0, r2, c1, c0, 0
  94. nop
  95. /*
  96. * Let's wait for the next wake up event to wake us up. r0 can't be
  97. * used here because r0 holds ARM_IDLECT1
  98. */
  99. mov r2, #0
  100. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  101. /*
  102. * omap7xx_cpu_suspend()'s resume point.
  103. *
  104. * It will just start executing here, so we'll restore stuff from the
  105. * stack.
  106. */
  107. @ re-enable Icache
  108. mcr p15, 0, r9, c1, c0, 0
  109. @ reset the ARM_IDLECT1 and ARM_IDLECT2.
  110. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  111. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  112. @ Restore EMIFF controls
  113. str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  114. str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  115. @ restore regs and return
  116. ldmfd sp!, {r0 - r12, pc}
  117. ENTRY(omap7xx_cpu_suspend_sz)
  118. .word . - omap7xx_cpu_suspend
  119. #endif /* CONFIG_ARCH_OMAP730 || CONFIG_ARCH_OMAP850 */
  120. #ifdef CONFIG_ARCH_OMAP15XX
  121. .align 3
  122. ENTRY(omap1510_cpu_suspend)
  123. @ save registers on stack
  124. stmfd sp!, {r0 - r12, lr}
  125. @ load base address of Traffic Controller
  126. mov r4, #TCMIF_ASM_BASE & 0xff000000
  127. orr r4, r4, #TCMIF_ASM_BASE & 0x00ff0000
  128. orr r4, r4, #TCMIF_ASM_BASE & 0x0000ff00
  129. @ work around errata of OMAP1510 PDE bit for TC shut down
  130. @ clear PDE bit
  131. ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  132. bic r5, r5, #PDE_BIT & 0xff
  133. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  134. @ set PWD_EN bit
  135. and r5, r5, #PWD_EN_BIT & 0xff
  136. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  137. @ prepare to put SDRAM into self-refresh manually
  138. ldr r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  139. orr r5, r5, #SELF_REFRESH_MODE & 0xff000000
  140. orr r5, r5, #SELF_REFRESH_MODE & 0x000000ff
  141. str r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  142. @ prepare to put EMIFS to Sleep
  143. ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  144. orr r5, r5, #IDLE_EMIFS_REQUEST & 0xff
  145. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  146. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  147. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  148. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  149. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  150. @ turn off clock domains
  151. mov r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff
  152. orr r5, r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff00
  153. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  154. @ request ARM idle
  155. mov r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff
  156. orr r3, r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff00
  157. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  158. mov r5, #IDLE_WAIT_CYCLES & 0xff
  159. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  160. l_1510_2:
  161. subs r5, r5, #1
  162. bne l_1510_2
  163. /*
  164. * Let's wait for the next wake up event to wake us up. r0 can't be
  165. * used here because r0 holds ARM_IDLECT1
  166. */
  167. mov r2, #0
  168. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  169. /*
  170. * omap1510_cpu_suspend()'s resume point.
  171. *
  172. * It will just start executing here, so we'll restore stuff from the
  173. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  174. */
  175. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  176. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  177. @ restore regs and return
  178. ldmfd sp!, {r0 - r12, pc}
  179. ENTRY(omap1510_cpu_suspend_sz)
  180. .word . - omap1510_cpu_suspend
  181. #endif /* CONFIG_ARCH_OMAP15XX */
  182. #if defined(CONFIG_ARCH_OMAP16XX)
  183. .align 3
  184. ENTRY(omap1610_cpu_suspend)
  185. @ save registers on stack
  186. stmfd sp!, {r0 - r12, lr}
  187. @ Drain write cache
  188. mov r4, #0
  189. mcr p15, 0, r0, c7, c10, 4
  190. nop
  191. @ Load base address of Traffic Controller
  192. mov r6, #TCMIF_ASM_BASE & 0xff000000
  193. orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000
  194. orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00
  195. @ Prepare to put SDRAM into self-refresh manually
  196. ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  197. orr r9, r7, #SELF_REFRESH_MODE & 0xff000000
  198. orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff
  199. str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  200. @ Prepare to put EMIFS to Sleep
  201. ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  202. orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff
  203. str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  204. @ Load base address of ARM_IDLECT1 and ARM_IDLECT2
  205. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  206. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  207. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  208. @ Turn off clock domains
  209. @ Do not disable PERCK (0x04)
  210. mov r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff
  211. orr r5, r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff00
  212. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  213. @ Request ARM idle
  214. mov r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff
  215. orr r3, r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff00
  216. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  217. /*
  218. * Let's wait for the next wake up event to wake us up. r0 can't be
  219. * used here because r0 holds ARM_IDLECT1
  220. */
  221. mov r2, #0
  222. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  223. @ Errata (HEL3SU467, section 1.4.4) specifies nop-instructions
  224. @ according to this formula:
  225. @ 2 + (4*DPLL_MULT)/DPLL_DIV/ARMDIV
  226. @ Max DPLL_MULT = 18
  227. @ DPLL_DIV = 1
  228. @ ARMDIV = 1
  229. @ => 74 nop-instructions
  230. nop
  231. nop
  232. nop
  233. nop
  234. nop
  235. nop
  236. nop
  237. nop
  238. nop
  239. nop @10
  240. nop
  241. nop
  242. nop
  243. nop
  244. nop
  245. nop
  246. nop
  247. nop
  248. nop
  249. nop @20
  250. nop
  251. nop
  252. nop
  253. nop
  254. nop
  255. nop
  256. nop
  257. nop
  258. nop
  259. nop @30
  260. nop
  261. nop
  262. nop
  263. nop
  264. nop
  265. nop
  266. nop
  267. nop
  268. nop
  269. nop @40
  270. nop
  271. nop
  272. nop
  273. nop
  274. nop
  275. nop
  276. nop
  277. nop
  278. nop
  279. nop @50
  280. nop
  281. nop
  282. nop
  283. nop
  284. nop
  285. nop
  286. nop
  287. nop
  288. nop
  289. nop @60
  290. nop
  291. nop
  292. nop
  293. nop
  294. nop
  295. nop
  296. nop
  297. nop
  298. nop
  299. nop @70
  300. nop
  301. nop
  302. nop
  303. nop @74
  304. /*
  305. * omap1610_cpu_suspend()'s resume point.
  306. *
  307. * It will just start executing here, so we'll restore stuff from the
  308. * stack.
  309. */
  310. @ Restore the ARM_IDLECT1 and ARM_IDLECT2.
  311. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  312. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  313. @ Restore EMIFF controls
  314. str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  315. str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  316. @ Restore regs and return
  317. ldmfd sp!, {r0 - r12, pc}
  318. ENTRY(omap1610_cpu_suspend_sz)
  319. .word . - omap1610_cpu_suspend
  320. #endif /* CONFIG_ARCH_OMAP16XX */