platform.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * arch/arm/mach-lpc32xx/include/mach/platform.h
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef __ASM_ARCH_PLATFORM_H
  19. #define __ASM_ARCH_PLATFORM_H
  20. #define _SBF(f, v) ((v) << (f))
  21. #define _BIT(n) _SBF(n, 1)
  22. /*
  23. * AHB 0 physical base addresses
  24. */
  25. #define LPC32XX_SLC_BASE 0x20020000
  26. #define LPC32XX_SSP0_BASE 0x20084000
  27. #define LPC32XX_SPI1_BASE 0x20088000
  28. #define LPC32XX_SSP1_BASE 0x2008C000
  29. #define LPC32XX_SPI2_BASE 0x20090000
  30. #define LPC32XX_I2S0_BASE 0x20094000
  31. #define LPC32XX_SD_BASE 0x20098000
  32. #define LPC32XX_I2S1_BASE 0x2009C000
  33. #define LPC32XX_MLC_BASE 0x200A8000
  34. #define LPC32XX_AHB0_START LPC32XX_SLC_BASE
  35. #define LPC32XX_AHB0_SIZE 0x00089000
  36. /*
  37. * AHB 1 physical base addresses
  38. */
  39. #define LPC32XX_DMA_BASE 0x31000000
  40. #define LPC32XX_USB_BASE 0x31020000
  41. #define LPC32XX_USBH_BASE 0x31020000
  42. #define LPC32XX_USB_OTG_BASE 0x31020000
  43. #define LPC32XX_OTG_I2C_BASE 0x31020300
  44. #define LPC32XX_LCD_BASE 0x31040000
  45. #define LPC32XX_ETHERNET_BASE 0x31060000
  46. #define LPC32XX_EMC_BASE 0x31080000
  47. #define LPC32XX_ETB_CFG_BASE 0x310C0000
  48. #define LPC32XX_ETB_DATA_BASE 0x310E0000
  49. #define LPC32XX_AHB1_START LPC32XX_DMA_BASE
  50. #define LPC32XX_AHB1_SIZE 0x000E1000
  51. /*
  52. * FAB physical base addresses
  53. */
  54. #define LPC32XX_CLK_PM_BASE 0x40004000
  55. #define LPC32XX_MIC_BASE 0x40008000
  56. #define LPC32XX_SIC1_BASE 0x4000C000
  57. #define LPC32XX_SIC2_BASE 0x40010000
  58. #define LPC32XX_HS_UART1_BASE 0x40014000
  59. #define LPC32XX_HS_UART2_BASE 0x40018000
  60. #define LPC32XX_HS_UART7_BASE 0x4001C000
  61. #define LPC32XX_RTC_BASE 0x40024000
  62. #define LPC32XX_RTC_RAM_BASE 0x40024080
  63. #define LPC32XX_GPIO_BASE 0x40028000
  64. #define LPC32XX_PWM3_BASE 0x4002C000
  65. #define LPC32XX_PWM4_BASE 0x40030000
  66. #define LPC32XX_MSTIM_BASE 0x40034000
  67. #define LPC32XX_HSTIM_BASE 0x40038000
  68. #define LPC32XX_WDTIM_BASE 0x4003C000
  69. #define LPC32XX_DEBUG_CTRL_BASE 0x40040000
  70. #define LPC32XX_TIMER0_BASE 0x40044000
  71. #define LPC32XX_ADC_BASE 0x40048000
  72. #define LPC32XX_TIMER1_BASE 0x4004C000
  73. #define LPC32XX_KSCAN_BASE 0x40050000
  74. #define LPC32XX_UART_CTRL_BASE 0x40054000
  75. #define LPC32XX_TIMER2_BASE 0x40058000
  76. #define LPC32XX_PWM1_BASE 0x4005C000
  77. #define LPC32XX_PWM2_BASE 0x4005C004
  78. #define LPC32XX_TIMER3_BASE 0x40060000
  79. /*
  80. * APB physical base addresses
  81. */
  82. #define LPC32XX_UART3_BASE 0x40080000
  83. #define LPC32XX_UART4_BASE 0x40088000
  84. #define LPC32XX_UART5_BASE 0x40090000
  85. #define LPC32XX_UART6_BASE 0x40098000
  86. #define LPC32XX_I2C1_BASE 0x400A0000
  87. #define LPC32XX_I2C2_BASE 0x400A8000
  88. /*
  89. * FAB and APB base and sizing
  90. */
  91. #define LPC32XX_FABAPB_START LPC32XX_CLK_PM_BASE
  92. #define LPC32XX_FABAPB_SIZE 0x000A5000
  93. /*
  94. * Internal memory bases and sizes
  95. */
  96. #define LPC32XX_IRAM_BASE 0x08000000
  97. #define LPC32XX_IROM_BASE 0x0C000000
  98. /*
  99. * External Static Memory Bank Address Space Bases
  100. */
  101. #define LPC32XX_EMC_CS0_BASE 0xE0000000
  102. #define LPC32XX_EMC_CS1_BASE 0xE1000000
  103. #define LPC32XX_EMC_CS2_BASE 0xE2000000
  104. #define LPC32XX_EMC_CS3_BASE 0xE3000000
  105. /*
  106. * External SDRAM Memory Bank Address Space Bases
  107. */
  108. #define LPC32XX_EMC_DYCS0_BASE 0x80000000
  109. #define LPC32XX_EMC_DYCS1_BASE 0xA0000000
  110. /*
  111. * Clock and crystal information
  112. */
  113. #define LPC32XX_MAIN_OSC_FREQ 13000000
  114. #define LPC32XX_CLOCK_OSC_FREQ 32768
  115. /*
  116. * Clock and Power control register offsets
  117. */
  118. #define _PMREG(x) io_p2v(LPC32XX_CLK_PM_BASE +\
  119. (x))
  120. #define LPC32XX_CLKPWR_DEBUG_CTRL _PMREG(0x000)
  121. #define LPC32XX_CLKPWR_BOOTMAP _PMREG(0x014)
  122. #define LPC32XX_CLKPWR_P01_ER _PMREG(0x018)
  123. #define LPC32XX_CLKPWR_USBCLK_PDIV _PMREG(0x01C)
  124. #define LPC32XX_CLKPWR_INT_ER _PMREG(0x020)
  125. #define LPC32XX_CLKPWR_INT_RS _PMREG(0x024)
  126. #define LPC32XX_CLKPWR_INT_SR _PMREG(0x028)
  127. #define LPC32XX_CLKPWR_INT_AP _PMREG(0x02C)
  128. #define LPC32XX_CLKPWR_PIN_ER _PMREG(0x030)
  129. #define LPC32XX_CLKPWR_PIN_RS _PMREG(0x034)
  130. #define LPC32XX_CLKPWR_PIN_SR _PMREG(0x038)
  131. #define LPC32XX_CLKPWR_PIN_AP _PMREG(0x03C)
  132. #define LPC32XX_CLKPWR_HCLK_DIV _PMREG(0x040)
  133. #define LPC32XX_CLKPWR_PWR_CTRL _PMREG(0x044)
  134. #define LPC32XX_CLKPWR_PLL397_CTRL _PMREG(0x048)
  135. #define LPC32XX_CLKPWR_MAIN_OSC_CTRL _PMREG(0x04C)
  136. #define LPC32XX_CLKPWR_SYSCLK_CTRL _PMREG(0x050)
  137. #define LPC32XX_CLKPWR_LCDCLK_CTRL _PMREG(0x054)
  138. #define LPC32XX_CLKPWR_HCLKPLL_CTRL _PMREG(0x058)
  139. #define LPC32XX_CLKPWR_ADC_CLK_CTRL_1 _PMREG(0x060)
  140. #define LPC32XX_CLKPWR_USB_CTRL _PMREG(0x064)
  141. #define LPC32XX_CLKPWR_SDRAMCLK_CTRL _PMREG(0x068)
  142. #define LPC32XX_CLKPWR_DDR_LAP_NOM _PMREG(0x06C)
  143. #define LPC32XX_CLKPWR_DDR_LAP_COUNT _PMREG(0x070)
  144. #define LPC32XX_CLKPWR_DDR_LAP_DELAY _PMREG(0x074)
  145. #define LPC32XX_CLKPWR_SSP_CLK_CTRL _PMREG(0x078)
  146. #define LPC32XX_CLKPWR_I2S_CLK_CTRL _PMREG(0x07C)
  147. #define LPC32XX_CLKPWR_MS_CTRL _PMREG(0x080)
  148. #define LPC32XX_CLKPWR_MACCLK_CTRL _PMREG(0x090)
  149. #define LPC32XX_CLKPWR_TEST_CLK_SEL _PMREG(0x0A4)
  150. #define LPC32XX_CLKPWR_SFW_INT _PMREG(0x0A8)
  151. #define LPC32XX_CLKPWR_I2C_CLK_CTRL _PMREG(0x0AC)
  152. #define LPC32XX_CLKPWR_KEY_CLK_CTRL _PMREG(0x0B0)
  153. #define LPC32XX_CLKPWR_ADC_CLK_CTRL _PMREG(0x0B4)
  154. #define LPC32XX_CLKPWR_PWM_CLK_CTRL _PMREG(0x0B8)
  155. #define LPC32XX_CLKPWR_TIMER_CLK_CTRL _PMREG(0x0BC)
  156. #define LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1 _PMREG(0x0C0)
  157. #define LPC32XX_CLKPWR_SPI_CLK_CTRL _PMREG(0x0C4)
  158. #define LPC32XX_CLKPWR_NAND_CLK_CTRL _PMREG(0x0C8)
  159. #define LPC32XX_CLKPWR_UART3_CLK_CTRL _PMREG(0x0D0)
  160. #define LPC32XX_CLKPWR_UART4_CLK_CTRL _PMREG(0x0D4)
  161. #define LPC32XX_CLKPWR_UART5_CLK_CTRL _PMREG(0x0D8)
  162. #define LPC32XX_CLKPWR_UART6_CLK_CTRL _PMREG(0x0DC)
  163. #define LPC32XX_CLKPWR_IRDA_CLK_CTRL _PMREG(0x0E0)
  164. #define LPC32XX_CLKPWR_UART_CLK_CTRL _PMREG(0x0E4)
  165. #define LPC32XX_CLKPWR_DMA_CLK_CTRL _PMREG(0x0E8)
  166. #define LPC32XX_CLKPWR_AUTOCLOCK _PMREG(0x0EC)
  167. #define LPC32XX_CLKPWR_DEVID(x) _PMREG(0x130 + (x))
  168. /*
  169. * clkpwr_debug_ctrl register definitions
  170. */
  171. #define LPC32XX_CLKPWR_VFP_CLOCK_ENABLE_BIT _BIT(4)
  172. /*
  173. * clkpwr_bootmap register definitions
  174. */
  175. #define LPC32XX_CLKPWR_BOOTMAP_SEL_BIT _BIT(1)
  176. /*
  177. * clkpwr_start_gpio register bit definitions
  178. */
  179. #define LPC32XX_CLKPWR_GPIOSRC_P1IO23_BIT _BIT(31)
  180. #define LPC32XX_CLKPWR_GPIOSRC_P1IO22_BIT _BIT(30)
  181. #define LPC32XX_CLKPWR_GPIOSRC_P1IO21_BIT _BIT(29)
  182. #define LPC32XX_CLKPWR_GPIOSRC_P1IO20_BIT _BIT(28)
  183. #define LPC32XX_CLKPWR_GPIOSRC_P1IO19_BIT _BIT(27)
  184. #define LPC32XX_CLKPWR_GPIOSRC_P1IO18_BIT _BIT(26)
  185. #define LPC32XX_CLKPWR_GPIOSRC_P1IO17_BIT _BIT(25)
  186. #define LPC32XX_CLKPWR_GPIOSRC_P1IO16_BIT _BIT(24)
  187. #define LPC32XX_CLKPWR_GPIOSRC_P1IO15_BIT _BIT(23)
  188. #define LPC32XX_CLKPWR_GPIOSRC_P1IO14_BIT _BIT(22)
  189. #define LPC32XX_CLKPWR_GPIOSRC_P1IO13_BIT _BIT(21)
  190. #define LPC32XX_CLKPWR_GPIOSRC_P1IO12_BIT _BIT(20)
  191. #define LPC32XX_CLKPWR_GPIOSRC_P1IO11_BIT _BIT(19)
  192. #define LPC32XX_CLKPWR_GPIOSRC_P1IO10_BIT _BIT(18)
  193. #define LPC32XX_CLKPWR_GPIOSRC_P1IO9_BIT _BIT(17)
  194. #define LPC32XX_CLKPWR_GPIOSRC_P1IO8_BIT _BIT(16)
  195. #define LPC32XX_CLKPWR_GPIOSRC_P1IO7_BIT _BIT(15)
  196. #define LPC32XX_CLKPWR_GPIOSRC_P1IO6_BIT _BIT(14)
  197. #define LPC32XX_CLKPWR_GPIOSRC_P1IO5_BIT _BIT(13)
  198. #define LPC32XX_CLKPWR_GPIOSRC_P1IO4_BIT _BIT(12)
  199. #define LPC32XX_CLKPWR_GPIOSRC_P1IO3_BIT _BIT(11)
  200. #define LPC32XX_CLKPWR_GPIOSRC_P1IO2_BIT _BIT(10)
  201. #define LPC32XX_CLKPWR_GPIOSRC_P1IO1_BIT _BIT(9)
  202. #define LPC32XX_CLKPWR_GPIOSRC_P1IO0_BIT _BIT(8)
  203. #define LPC32XX_CLKPWR_GPIOSRC_P0IO7_BIT _BIT(7)
  204. #define LPC32XX_CLKPWR_GPIOSRC_P0IO6_BIT _BIT(6)
  205. #define LPC32XX_CLKPWR_GPIOSRC_P0IO5_BIT _BIT(5)
  206. #define LPC32XX_CLKPWR_GPIOSRC_P0IO4_BIT _BIT(4)
  207. #define LPC32XX_CLKPWR_GPIOSRC_P0IO3_BIT _BIT(3)
  208. #define LPC32XX_CLKPWR_GPIOSRC_P0IO2_BIT _BIT(2)
  209. #define LPC32XX_CLKPWR_GPIOSRC_P0IO1_BIT _BIT(1)
  210. #define LPC32XX_CLKPWR_GPIOSRC_P0IO0_BIT _BIT(0)
  211. /*
  212. * clkpwr_usbclk_pdiv register definitions
  213. */
  214. #define LPC32XX_CLKPWR_USBPDIV_PLL_MASK 0xF
  215. /*
  216. * clkpwr_start_int, clkpwr_start_raw_sts_int, clkpwr_start_sts_int,
  217. * clkpwr_start_pol_int, register bit definitions
  218. */
  219. #define LPC32XX_CLKPWR_INTSRC_ADC_BIT _BIT(31)
  220. #define LPC32XX_CLKPWR_INTSRC_TS_P_BIT _BIT(30)
  221. #define LPC32XX_CLKPWR_INTSRC_TS_AUX_BIT _BIT(29)
  222. #define LPC32XX_CLKPWR_INTSRC_USBAHNEEDCLK_BIT _BIT(26)
  223. #define LPC32XX_CLKPWR_INTSRC_MSTIMER_BIT _BIT(25)
  224. #define LPC32XX_CLKPWR_INTSRC_RTC_BIT _BIT(24)
  225. #define LPC32XX_CLKPWR_INTSRC_USBNEEDCLK_BIT _BIT(23)
  226. #define LPC32XX_CLKPWR_INTSRC_USB_BIT _BIT(22)
  227. #define LPC32XX_CLKPWR_INTSRC_I2C_BIT _BIT(21)
  228. #define LPC32XX_CLKPWR_INTSRC_USBOTGTIMER_BIT _BIT(20)
  229. #define LPC32XX_CLKPWR_INTSRC_USBATXINT_BIT _BIT(19)
  230. #define LPC32XX_CLKPWR_INTSRC_KEY_BIT _BIT(16)
  231. #define LPC32XX_CLKPWR_INTSRC_MAC_BIT _BIT(7)
  232. #define LPC32XX_CLKPWR_INTSRC_P0P1_BIT _BIT(6)
  233. #define LPC32XX_CLKPWR_INTSRC_GPIO_05_BIT _BIT(5)
  234. #define LPC32XX_CLKPWR_INTSRC_GPIO_04_BIT _BIT(4)
  235. #define LPC32XX_CLKPWR_INTSRC_GPIO_03_BIT _BIT(3)
  236. #define LPC32XX_CLKPWR_INTSRC_GPIO_02_BIT _BIT(2)
  237. #define LPC32XX_CLKPWR_INTSRC_GPIO_01_BIT _BIT(1)
  238. #define LPC32XX_CLKPWR_INTSRC_GPIO_00_BIT _BIT(0)
  239. /*
  240. * clkpwr_start_pin, clkpwr_start_raw_sts_pin, clkpwr_start_sts_pin,
  241. * clkpwr_start_pol_pin register bit definitions
  242. */
  243. #define LPC32XX_CLKPWR_EXTSRC_U7_RX_BIT _BIT(31)
  244. #define LPC32XX_CLKPWR_EXTSRC_U7_HCTS_BIT _BIT(30)
  245. #define LPC32XX_CLKPWR_EXTSRC_U6_IRRX_BIT _BIT(28)
  246. #define LPC32XX_CLKPWR_EXTSRC_U5_RX_BIT _BIT(26)
  247. #define LPC32XX_CLKPWR_EXTSRC_GPI_28_BIT _BIT(25)
  248. #define LPC32XX_CLKPWR_EXTSRC_U3_RX_BIT _BIT(24)
  249. #define LPC32XX_CLKPWR_EXTSRC_U2_HCTS_BIT _BIT(23)
  250. #define LPC32XX_CLKPWR_EXTSRC_U2_RX_BIT _BIT(22)
  251. #define LPC32XX_CLKPWR_EXTSRC_U1_RX_BIT _BIT(21)
  252. #define LPC32XX_CLKPWR_EXTSRC_MSDIO_INT_BIT _BIT(18)
  253. #define LPC32XX_CLKPWR_EXTSRC_MSDIO_SRT_BIT _BIT(17)
  254. #define LPC32XX_CLKPWR_EXTSRC_GPI_06_BIT _BIT(16)
  255. #define LPC32XX_CLKPWR_EXTSRC_GPI_05_BIT _BIT(15)
  256. #define LPC32XX_CLKPWR_EXTSRC_GPI_04_BIT _BIT(14)
  257. #define LPC32XX_CLKPWR_EXTSRC_GPI_03_BIT _BIT(13)
  258. #define LPC32XX_CLKPWR_EXTSRC_GPI_02_BIT _BIT(12)
  259. #define LPC32XX_CLKPWR_EXTSRC_GPI_01_BIT _BIT(11)
  260. #define LPC32XX_CLKPWR_EXTSRC_GPI_00_BIT _BIT(10)
  261. #define LPC32XX_CLKPWR_EXTSRC_SYSCLKEN_BIT _BIT(9)
  262. #define LPC32XX_CLKPWR_EXTSRC_SPI1_DATIN_BIT _BIT(8)
  263. #define LPC32XX_CLKPWR_EXTSRC_GPI_07_BIT _BIT(7)
  264. #define LPC32XX_CLKPWR_EXTSRC_SPI2_DATIN_BIT _BIT(6)
  265. #define LPC32XX_CLKPWR_EXTSRC_GPI_19_BIT _BIT(5)
  266. #define LPC32XX_CLKPWR_EXTSRC_GPI_09_BIT _BIT(4)
  267. #define LPC32XX_CLKPWR_EXTSRC_GPI_08_BIT _BIT(3)
  268. /*
  269. * clkpwr_hclk_div register definitions
  270. */
  271. #define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_STOP (0x0 << 7)
  272. #define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_NORM (0x1 << 7)
  273. #define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_HALF (0x2 << 7)
  274. #define LPC32XX_CLKPWR_HCLKDIV_PCLK_DIV(n) (((n) & 0x1F) << 2)
  275. #define LPC32XX_CLKPWR_HCLKDIV_DIV_2POW(n) ((n) & 0x3)
  276. /*
  277. * clkpwr_pwr_ctrl register definitions
  278. */
  279. #define LPC32XX_CLKPWR_CTRL_FORCE_PCLK _BIT(10)
  280. #define LPC32XX_CLKPWR_SDRAM_SELF_RFSH _BIT(9)
  281. #define LPC32XX_CLKPWR_UPD_SDRAM_SELF_RFSH _BIT(8)
  282. #define LPC32XX_CLKPWR_AUTO_SDRAM_SELF_RFSH _BIT(7)
  283. #define LPC32XX_CLKPWR_HIGHCORE_STATE_BIT _BIT(5)
  284. #define LPC32XX_CLKPWR_SYSCLKEN_STATE_BIT _BIT(4)
  285. #define LPC32XX_CLKPWR_SYSCLKEN_GPIO_EN _BIT(3)
  286. #define LPC32XX_CLKPWR_SELECT_RUN_MODE _BIT(2)
  287. #define LPC32XX_CLKPWR_HIGHCORE_GPIO_EN _BIT(1)
  288. #define LPC32XX_CLKPWR_STOP_MODE_CTRL _BIT(0)
  289. /*
  290. * clkpwr_pll397_ctrl register definitions
  291. */
  292. #define LPC32XX_CLKPWR_PLL397_MSLOCK_STS _BIT(10)
  293. #define LPC32XX_CLKPWR_PLL397_BYPASS _BIT(9)
  294. #define LPC32XX_CLKPWR_PLL397_BIAS_NORM 0x000
  295. #define LPC32XX_CLKPWR_PLL397_BIAS_N12_5 0x040
  296. #define LPC32XX_CLKPWR_PLL397_BIAS_N25 0x080
  297. #define LPC32XX_CLKPWR_PLL397_BIAS_N37_5 0x0C0
  298. #define LPC32XX_CLKPWR_PLL397_BIAS_P12_5 0x100
  299. #define LPC32XX_CLKPWR_PLL397_BIAS_P25 0x140
  300. #define LPC32XX_CLKPWR_PLL397_BIAS_P37_5 0x180
  301. #define LPC32XX_CLKPWR_PLL397_BIAS_P50 0x1C0
  302. #define LPC32XX_CLKPWR_PLL397_BIAS_MASK 0x1C0
  303. #define LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS _BIT(1)
  304. #define LPC32XX_CLKPWR_SYSCTRL_PLL397_STS _BIT(0)
  305. /*
  306. * clkpwr_main_osc_ctrl register definitions
  307. */
  308. #define LPC32XX_CLKPWR_MOSC_ADD_CAP(n) (((n) & 0x7F) << 2)
  309. #define LPC32XX_CLKPWR_MOSC_CAP_MASK (0x7F << 2)
  310. #define LPC32XX_CLKPWR_TEST_MODE _BIT(1)
  311. #define LPC32XX_CLKPWR_MOSC_DISABLE _BIT(0)
  312. /*
  313. * clkpwr_sysclk_ctrl register definitions
  314. */
  315. #define LPC32XX_CLKPWR_SYSCTRL_BP_TRIG(n) (((n) & 0x3FF) << 2)
  316. #define LPC32XX_CLKPWR_SYSCTRL_BP_MASK (0x3FF << 2)
  317. #define LPC32XX_CLKPWR_SYSCTRL_USEPLL397 _BIT(1)
  318. #define LPC32XX_CLKPWR_SYSCTRL_SYSCLKMUX _BIT(0)
  319. /*
  320. * clkpwr_lcdclk_ctrl register definitions
  321. */
  322. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT12 0x000
  323. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT16 0x040
  324. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT15 0x080
  325. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT24 0x0C0
  326. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_STN4M 0x100
  327. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_STN8C 0x140
  328. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_DSTN4M 0x180
  329. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_DSTN8C 0x1C0
  330. #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_MSK 0x01C0
  331. #define LPC32XX_CLKPWR_LCDCTRL_CLK_EN 0x020
  332. #define LPC32XX_CLKPWR_LCDCTRL_SET_PSCALE(n) ((n - 1) & 0x1F)
  333. #define LPC32XX_CLKPWR_LCDCTRL_PSCALE_MSK 0x001F
  334. /*
  335. * clkpwr_hclkpll_ctrl register definitions
  336. */
  337. #define LPC32XX_CLKPWR_HCLKPLL_POWER_UP _BIT(16)
  338. #define LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS _BIT(15)
  339. #define LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS _BIT(14)
  340. #define LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK _BIT(13)
  341. #define LPC32XX_CLKPWR_HCLKPLL_POSTDIV_2POW(n) (((n) & 0x3) << 11)
  342. #define LPC32XX_CLKPWR_HCLKPLL_PREDIV_PLUS1(n) (((n) & 0x3) << 9)
  343. #define LPC32XX_CLKPWR_HCLKPLL_PLLM(n) (((n) & 0xFF) << 1)
  344. #define LPC32XX_CLKPWR_HCLKPLL_PLL_STS _BIT(0)
  345. /*
  346. * clkpwr_adc_clk_ctrl_1 register definitions
  347. */
  348. #define LPC32XX_CLKPWR_ADCCTRL1_RTDIV(n) (((n) & 0xFF) << 0)
  349. #define LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL _BIT(8)
  350. /*
  351. * clkpwr_usb_ctrl register definitions
  352. */
  353. #define LPC32XX_CLKPWR_USBCTRL_HCLK_EN _BIT(24)
  354. #define LPC32XX_CLKPWR_USBCTRL_USBI2C_EN _BIT(23)
  355. #define LPC32XX_CLKPWR_USBCTRL_USBDVND_EN _BIT(22)
  356. #define LPC32XX_CLKPWR_USBCTRL_USBHSTND_EN _BIT(21)
  357. #define LPC32XX_CLKPWR_USBCTRL_PU_ADD (0x0 << 19)
  358. #define LPC32XX_CLKPWR_USBCTRL_BUS_KEEPER (0x1 << 19)
  359. #define LPC32XX_CLKPWR_USBCTRL_PD_ADD (0x3 << 19)
  360. #define LPC32XX_CLKPWR_USBCTRL_CLK_EN2 _BIT(18)
  361. #define LPC32XX_CLKPWR_USBCTRL_CLK_EN1 _BIT(17)
  362. #define LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP _BIT(16)
  363. #define LPC32XX_CLKPWR_USBCTRL_CCO_BYPASS _BIT(15)
  364. #define LPC32XX_CLKPWR_USBCTRL_POSTDIV_BYPASS _BIT(14)
  365. #define LPC32XX_CLKPWR_USBCTRL_FDBK_SEL_FCLK _BIT(13)
  366. #define LPC32XX_CLKPWR_USBCTRL_POSTDIV_2POW(n) (((n) & 0x3) << 11)
  367. #define LPC32XX_CLKPWR_USBCTRL_PREDIV_PLUS1(n) (((n) & 0x3) << 9)
  368. #define LPC32XX_CLKPWR_USBCTRL_FDBK_PLUS1(n) (((n) & 0xFF) << 1)
  369. #define LPC32XX_CLKPWR_USBCTRL_PLL_STS _BIT(0)
  370. /*
  371. * clkpwr_sdramclk_ctrl register definitions
  372. */
  373. #define LPC32XX_CLKPWR_SDRCLK_FASTSLEW_CLK _BIT(22)
  374. #define LPC32XX_CLKPWR_SDRCLK_FASTSLEW _BIT(21)
  375. #define LPC32XX_CLKPWR_SDRCLK_FASTSLEW_DAT _BIT(20)
  376. #define LPC32XX_CLKPWR_SDRCLK_SW_DDR_RESET _BIT(19)
  377. #define LPC32XX_CLKPWR_SDRCLK_HCLK_DLY(n) (((n) & 0x1F) << 14)
  378. #define LPC32XX_CLKPWR_SDRCLK_DLY_ADDR_STS _BIT(13)
  379. #define LPC32XX_CLKPWR_SDRCLK_SENS_FACT(n) (((n) & 0x7) << 10)
  380. #define LPC32XX_CLKPWR_SDRCLK_USE_CAL _BIT(9)
  381. #define LPC32XX_CLKPWR_SDRCLK_DO_CAL _BIT(8)
  382. #define LPC32XX_CLKPWR_SDRCLK_CAL_ON_RTC _BIT(7)
  383. #define LPC32XX_CLKPWR_SDRCLK_DQS_DLY(n) (((n) & 0x1F) << 2)
  384. #define LPC32XX_CLKPWR_SDRCLK_USE_DDR _BIT(1)
  385. #define LPC32XX_CLKPWR_SDRCLK_CLK_DIS _BIT(0)
  386. /*
  387. * clkpwr_ssp_blk_ctrl register definitions
  388. */
  389. #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP1RX _BIT(5)
  390. #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP1TX _BIT(4)
  391. #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP0RX _BIT(3)
  392. #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP0TX _BIT(2)
  393. #define LPC32XX_CLKPWR_SSPCTRL_SSPCLK1_EN _BIT(1)
  394. #define LPC32XX_CLKPWR_SSPCTRL_SSPCLK0_EN _BIT(0)
  395. /*
  396. * clkpwr_i2s_clk_ctrl register definitions
  397. */
  398. #define LPC32XX_CLKPWR_I2SCTRL_I2S1_RX_FOR_TX _BIT(6)
  399. #define LPC32XX_CLKPWR_I2SCTRL_I2S1_TX_FOR_RX _BIT(5)
  400. #define LPC32XX_CLKPWR_I2SCTRL_I2S1_USE_DMA _BIT(4)
  401. #define LPC32XX_CLKPWR_I2SCTRL_I2S0_RX_FOR_TX _BIT(3)
  402. #define LPC32XX_CLKPWR_I2SCTRL_I2S0_TX_FOR_RX _BIT(2)
  403. #define LPC32XX_CLKPWR_I2SCTRL_I2SCLK1_EN _BIT(1)
  404. #define LPC32XX_CLKPWR_I2SCTRL_I2SCLK0_EN _BIT(0)
  405. /*
  406. * clkpwr_ms_ctrl register definitions
  407. */
  408. #define LPC32XX_CLKPWR_MSCARD_MSDIO_PIN_DIS _BIT(10)
  409. #define LPC32XX_CLKPWR_MSCARD_MSDIO_PU_EN _BIT(9)
  410. #define LPC32XX_CLKPWR_MSCARD_MSDIO23_DIS _BIT(8)
  411. #define LPC32XX_CLKPWR_MSCARD_MSDIO1_DIS _BIT(7)
  412. #define LPC32XX_CLKPWR_MSCARD_MSDIO0_DIS _BIT(6)
  413. #define LPC32XX_CLKPWR_MSCARD_SDCARD_EN _BIT(5)
  414. #define LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(n) ((n) & 0xF)
  415. /*
  416. * clkpwr_macclk_ctrl register definitions
  417. */
  418. #define LPC32XX_CLKPWR_MACCTRL_NO_ENET_PIS 0x00
  419. #define LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS 0x08
  420. #define LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS 0x18
  421. #define LPC32XX_CLKPWR_MACCTRL_PINS_MSK 0x18
  422. #define LPC32XX_CLKPWR_MACCTRL_DMACLK_EN _BIT(2)
  423. #define LPC32XX_CLKPWR_MACCTRL_MMIOCLK_EN _BIT(1)
  424. #define LPC32XX_CLKPWR_MACCTRL_HRCCLK_EN _BIT(0)
  425. /*
  426. * clkpwr_test_clk_sel register definitions
  427. */
  428. #define LPC32XX_CLKPWR_TESTCLK1_SEL_PERCLK (0x0 << 5)
  429. #define LPC32XX_CLKPWR_TESTCLK1_SEL_RTC (0x1 << 5)
  430. #define LPC32XX_CLKPWR_TESTCLK1_SEL_MOSC (0x2 << 5)
  431. #define LPC32XX_CLKPWR_TESTCLK1_SEL_MASK (0x3 << 5)
  432. #define LPC32XX_CLKPWR_TESTCLK_TESTCLK1_EN _BIT(4)
  433. #define LPC32XX_CLKPWR_TESTCLK2_SEL_HCLK (0x0 << 1)
  434. #define LPC32XX_CLKPWR_TESTCLK2_SEL_PERCLK (0x1 << 1)
  435. #define LPC32XX_CLKPWR_TESTCLK2_SEL_USBCLK (0x2 << 1)
  436. #define LPC32XX_CLKPWR_TESTCLK2_SEL_MOSC (0x5 << 1)
  437. #define LPC32XX_CLKPWR_TESTCLK2_SEL_PLL397 (0x7 << 1)
  438. #define LPC32XX_CLKPWR_TESTCLK2_SEL_MASK (0x7 << 1)
  439. #define LPC32XX_CLKPWR_TESTCLK_TESTCLK2_EN _BIT(0)
  440. /*
  441. * clkpwr_sw_int register definitions
  442. */
  443. #define LPC32XX_CLKPWR_SW_INT(n) (_BIT(0) | (((n) & 0x7F) << 1))
  444. #define LPC32XX_CLKPWR_SW_GET_ARG(n) (((n) & 0xFE) >> 1)
  445. /*
  446. * clkpwr_i2c_clk_ctrl register definitions
  447. */
  448. #define LPC32XX_CLKPWR_I2CCLK_USBI2CHI_DRIVE _BIT(4)
  449. #define LPC32XX_CLKPWR_I2CCLK_I2C2HI_DRIVE _BIT(3)
  450. #define LPC32XX_CLKPWR_I2CCLK_I2C1HI_DRIVE _BIT(2)
  451. #define LPC32XX_CLKPWR_I2CCLK_I2C2CLK_EN _BIT(1)
  452. #define LPC32XX_CLKPWR_I2CCLK_I2C1CLK_EN _BIT(0)
  453. /*
  454. * clkpwr_key_clk_ctrl register definitions
  455. */
  456. #define LPC32XX_CLKPWR_KEYCLKCTRL_CLK_EN 0x1
  457. /*
  458. * clkpwr_adc_clk_ctrl register definitions
  459. */
  460. #define LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN 0x1
  461. /*
  462. * clkpwr_pwm_clk_ctrl register definitions
  463. */
  464. #define LPC32XX_CLKPWR_PWMCLK_PWM2_DIV(n) (((n) & 0xF) << 8)
  465. #define LPC32XX_CLKPWR_PWMCLK_PWM1_DIV(n) (((n) & 0xF) << 4)
  466. #define LPC32XX_CLKPWR_PWMCLK_PWM2SEL_PCLK 0x8
  467. #define LPC32XX_CLKPWR_PWMCLK_PWM2CLK_EN 0x4
  468. #define LPC32XX_CLKPWR_PWMCLK_PWM1SEL_PCLK 0x2
  469. #define LPC32XX_CLKPWR_PWMCLK_PWM1CLK_EN 0x1
  470. /*
  471. * clkpwr_timer_clk_ctrl register definitions
  472. */
  473. #define LPC32XX_CLKPWR_PWMCLK_HSTIMER_EN 0x2
  474. #define LPC32XX_CLKPWR_PWMCLK_WDOG_EN 0x1
  475. /*
  476. * clkpwr_timers_pwms_clk_ctrl_1 register definitions
  477. */
  478. #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER3_EN 0x20
  479. #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER2_EN 0x10
  480. #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER1_EN 0x08
  481. #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER0_EN 0x04
  482. #define LPC32XX_CLKPWR_TMRPWMCLK_PWM4_EN 0x02
  483. #define LPC32XX_CLKPWR_TMRPWMCLK_PWM3_EN 0x01
  484. /*
  485. * clkpwr_spi_clk_ctrl register definitions
  486. */
  487. #define LPC32XX_CLKPWR_SPICLK_SET_SPI2DATIO 0x80
  488. #define LPC32XX_CLKPWR_SPICLK_SET_SPI2CLK 0x40
  489. #define LPC32XX_CLKPWR_SPICLK_USE_SPI2 0x20
  490. #define LPC32XX_CLKPWR_SPICLK_SPI2CLK_EN 0x10
  491. #define LPC32XX_CLKPWR_SPICLK_SET_SPI1DATIO 0x08
  492. #define LPC32XX_CLKPWR_SPICLK_SET_SPI1CLK 0x04
  493. #define LPC32XX_CLKPWR_SPICLK_USE_SPI1 0x02
  494. #define LPC32XX_CLKPWR_SPICLK_SPI1CLK_EN 0x01
  495. /*
  496. * clkpwr_nand_clk_ctrl register definitions
  497. */
  498. #define LPC32XX_CLKPWR_NANDCLK_INTSEL_MLC 0x20
  499. #define LPC32XX_CLKPWR_NANDCLK_DMA_RNB 0x10
  500. #define LPC32XX_CLKPWR_NANDCLK_DMA_INT 0x08
  501. #define LPC32XX_CLKPWR_NANDCLK_SEL_SLC 0x04
  502. #define LPC32XX_CLKPWR_NANDCLK_MLCCLK_EN 0x02
  503. #define LPC32XX_CLKPWR_NANDCLK_SLCCLK_EN 0x01
  504. /*
  505. * clkpwr_uart3_clk_ctrl, clkpwr_uart4_clk_ctrl, clkpwr_uart5_clk_ctrl
  506. * and clkpwr_uart6_clk_ctrl register definitions
  507. */
  508. #define LPC32XX_CLKPWR_UART_Y_DIV(y) ((y) & 0xFF)
  509. #define LPC32XX_CLKPWR_UART_X_DIV(x) (((x) & 0xFF) << 8)
  510. #define LPC32XX_CLKPWR_UART_USE_HCLK _BIT(16)
  511. /*
  512. * clkpwr_irda_clk_ctrl register definitions
  513. */
  514. #define LPC32XX_CLKPWR_IRDA_Y_DIV(y) ((y) & 0xFF)
  515. #define LPC32XX_CLKPWR_IRDA_X_DIV(x) (((x) & 0xFF) << 8)
  516. /*
  517. * clkpwr_uart_clk_ctrl register definitions
  518. */
  519. #define LPC32XX_CLKPWR_UARTCLKCTRL_UART6_EN _BIT(3)
  520. #define LPC32XX_CLKPWR_UARTCLKCTRL_UART5_EN _BIT(2)
  521. #define LPC32XX_CLKPWR_UARTCLKCTRL_UART4_EN _BIT(1)
  522. #define LPC32XX_CLKPWR_UARTCLKCTRL_UART3_EN _BIT(0)
  523. /*
  524. * clkpwr_dmaclk_ctrl register definitions
  525. */
  526. #define LPC32XX_CLKPWR_DMACLKCTRL_CLK_EN 0x1
  527. /*
  528. * clkpwr_autoclock register definitions
  529. */
  530. #define LPC32XX_CLKPWR_AUTOCLK_USB_EN 0x40
  531. #define LPC32XX_CLKPWR_AUTOCLK_IRAM_EN 0x02
  532. #define LPC32XX_CLKPWR_AUTOCLK_IROM_EN 0x01
  533. /*
  534. * Interrupt controller register offsets
  535. */
  536. #define LPC32XX_INTC_MASK(x) io_p2v((x) + 0x00)
  537. #define LPC32XX_INTC_RAW_STAT(x) io_p2v((x) + 0x04)
  538. #define LPC32XX_INTC_STAT(x) io_p2v((x) + 0x08)
  539. #define LPC32XX_INTC_POLAR(x) io_p2v((x) + 0x0C)
  540. #define LPC32XX_INTC_ACT_TYPE(x) io_p2v((x) + 0x10)
  541. #define LPC32XX_INTC_TYPE(x) io_p2v((x) + 0x14)
  542. /*
  543. * Timer/counter register offsets
  544. */
  545. #define LPC32XX_TIMER_IR(x) io_p2v((x) + 0x00)
  546. #define LPC32XX_TIMER_TCR(x) io_p2v((x) + 0x04)
  547. #define LPC32XX_TIMER_TC(x) io_p2v((x) + 0x08)
  548. #define LPC32XX_TIMER_PR(x) io_p2v((x) + 0x0C)
  549. #define LPC32XX_TIMER_PC(x) io_p2v((x) + 0x10)
  550. #define LPC32XX_TIMER_MCR(x) io_p2v((x) + 0x14)
  551. #define LPC32XX_TIMER_MR0(x) io_p2v((x) + 0x18)
  552. #define LPC32XX_TIMER_MR1(x) io_p2v((x) + 0x1C)
  553. #define LPC32XX_TIMER_MR2(x) io_p2v((x) + 0x20)
  554. #define LPC32XX_TIMER_MR3(x) io_p2v((x) + 0x24)
  555. #define LPC32XX_TIMER_CCR(x) io_p2v((x) + 0x28)
  556. #define LPC32XX_TIMER_CR0(x) io_p2v((x) + 0x2C)
  557. #define LPC32XX_TIMER_CR1(x) io_p2v((x) + 0x30)
  558. #define LPC32XX_TIMER_CR2(x) io_p2v((x) + 0x34)
  559. #define LPC32XX_TIMER_CR3(x) io_p2v((x) + 0x38)
  560. #define LPC32XX_TIMER_EMR(x) io_p2v((x) + 0x3C)
  561. #define LPC32XX_TIMER_CTCR(x) io_p2v((x) + 0x70)
  562. /*
  563. * ir register definitions
  564. */
  565. #define LPC32XX_TIMER_CNTR_MTCH_BIT(n) (1 << ((n) & 0x3))
  566. #define LPC32XX_TIMER_CNTR_CAPT_BIT(n) (1 << (4 + ((n) & 0x3)))
  567. /*
  568. * tcr register definitions
  569. */
  570. #define LPC32XX_TIMER_CNTR_TCR_EN 0x1
  571. #define LPC32XX_TIMER_CNTR_TCR_RESET 0x2
  572. /*
  573. * mcr register definitions
  574. */
  575. #define LPC32XX_TIMER_CNTR_MCR_MTCH(n) (0x1 << ((n) * 3))
  576. #define LPC32XX_TIMER_CNTR_MCR_RESET(n) (0x1 << (((n) * 3) + 1))
  577. #define LPC32XX_TIMER_CNTR_MCR_STOP(n) (0x1 << (((n) * 3) + 2))
  578. /*
  579. * Standard UART register offsets
  580. */
  581. #define LPC32XX_UART_DLL_FIFO(x) io_p2v((x) + 0x00)
  582. #define LPC32XX_UART_DLM_IER(x) io_p2v((x) + 0x04)
  583. #define LPC32XX_UART_IIR_FCR(x) io_p2v((x) + 0x08)
  584. #define LPC32XX_UART_LCR(x) io_p2v((x) + 0x0C)
  585. #define LPC32XX_UART_MODEM_CTRL(x) io_p2v((x) + 0x10)
  586. #define LPC32XX_UART_LSR(x) io_p2v((x) + 0x14)
  587. #define LPC32XX_UART_MODEM_STATUS(x) io_p2v((x) + 0x18)
  588. #define LPC32XX_UART_RXLEV(x) io_p2v((x) + 0x1C)
  589. /*
  590. * UART control structure offsets
  591. */
  592. #define _UCREG(x) io_p2v(\
  593. LPC32XX_UART_CTRL_BASE + (x))
  594. #define LPC32XX_UARTCTL_CTRL _UCREG(0x00)
  595. #define LPC32XX_UARTCTL_CLKMODE _UCREG(0x04)
  596. #define LPC32XX_UARTCTL_CLOOP _UCREG(0x08)
  597. /*
  598. * ctrl register definitions
  599. */
  600. #define LPC32XX_UART_U3_MD_CTRL_EN _BIT(11)
  601. #define LPC32XX_UART_IRRX6_INV_EN _BIT(10)
  602. #define LPC32XX_UART_HDPX_EN _BIT(9)
  603. #define LPC32XX_UART_UART6_IRDAMOD_BYPASS _BIT(5)
  604. #define LPC32XX_RT_IRTX6_INV_EN _BIT(4)
  605. #define LPC32XX_RT_IRTX6_INV_MIR_EN _BIT(3)
  606. #define LPC32XX_RT_RX_IRPULSE_3_16_115K _BIT(2)
  607. #define LPC32XX_RT_TX_IRPULSE_3_16_115K _BIT(1)
  608. #define LPC32XX_UART_U5_ROUTE_TO_USB _BIT(0)
  609. /*
  610. * clkmode register definitions
  611. */
  612. #define LPC32XX_UART_ENABLED_CLOCKS(n) (((n) >> 16) & 0x7F)
  613. #define LPC32XX_UART_ENABLED_CLOCK(n, u) (((n) >> (16 + (u))) & 0x1)
  614. #define LPC32XX_UART_ENABLED_CLKS_ANY _BIT(14)
  615. #define LPC32XX_UART_CLKMODE_OFF 0x0
  616. #define LPC32XX_UART_CLKMODE_ON 0x1
  617. #define LPC32XX_UART_CLKMODE_AUTO 0x2
  618. #define LPC32XX_UART_CLKMODE_MASK(u) (0x3 << ((((u) - 3) * 2) + 4))
  619. #define LPC32XX_UART_CLKMODE_LOAD(m, u) ((m) << ((((u) - 3) * 2) + 4))
  620. /*
  621. * GPIO Module Register offsets
  622. */
  623. #define _GPREG(x) io_p2v(LPC32XX_GPIO_BASE + (x))
  624. #define LPC32XX_GPIO_P_MUX_SET _GPREG(0x100)
  625. #define LPC32XX_GPIO_P_MUX_CLR _GPREG(0x104)
  626. #define LPC32XX_GPIO_P_MUX_STATE _GPREG(0x108)
  627. #define LPC32XX_GPIO_P3_MUX_SET _GPREG(0x110)
  628. #define LPC32XX_GPIO_P3_MUX_CLR _GPREG(0x114)
  629. #define LPC32XX_GPIO_P3_MUX_STATE _GPREG(0x118)
  630. #define LPC32XX_GPIO_P0_MUX_SET _GPREG(0x120)
  631. #define LPC32XX_GPIO_P0_MUX_CLR _GPREG(0x124)
  632. #define LPC32XX_GPIO_P0_MUX_STATE _GPREG(0x128)
  633. #define LPC32XX_GPIO_P1_MUX_SET _GPREG(0x130)
  634. #define LPC32XX_GPIO_P1_MUX_CLR _GPREG(0x134)
  635. #define LPC32XX_GPIO_P1_MUX_STATE _GPREG(0x138)
  636. #define LPC32XX_GPIO_P2_MUX_SET _GPREG(0x028)
  637. #define LPC32XX_GPIO_P2_MUX_CLR _GPREG(0x02C)
  638. #define LPC32XX_GPIO_P2_MUX_STATE _GPREG(0x030)
  639. #endif