sh_mobile_meram.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. * SuperH Mobile MERAM Driver for SuperH Mobile LCDC Driver
  3. *
  4. * Copyright (c) 2011 Damian Hobson-Garcia <dhobsong@igel.co.jp>
  5. * Takanari Hayama <taki@igel.co.jp>
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/device.h>
  12. #include <linux/err.h>
  13. #include <linux/genalloc.h>
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/slab.h>
  20. #include <video/sh_mobile_meram.h>
  21. /* -----------------------------------------------------------------------------
  22. * MERAM registers
  23. */
  24. #define MEVCR1 0x4
  25. #define MEVCR1_RST (1 << 31)
  26. #define MEVCR1_WD (1 << 30)
  27. #define MEVCR1_AMD1 (1 << 29)
  28. #define MEVCR1_AMD0 (1 << 28)
  29. #define MEQSEL1 0x40
  30. #define MEQSEL2 0x44
  31. #define MExxCTL 0x400
  32. #define MExxCTL_BV (1 << 31)
  33. #define MExxCTL_BSZ_SHIFT 28
  34. #define MExxCTL_MSAR_MASK (0x7ff << MExxCTL_MSAR_SHIFT)
  35. #define MExxCTL_MSAR_SHIFT 16
  36. #define MExxCTL_NXT_MASK (0x1f << MExxCTL_NXT_SHIFT)
  37. #define MExxCTL_NXT_SHIFT 11
  38. #define MExxCTL_WD1 (1 << 10)
  39. #define MExxCTL_WD0 (1 << 9)
  40. #define MExxCTL_WS (1 << 8)
  41. #define MExxCTL_CB (1 << 7)
  42. #define MExxCTL_WBF (1 << 6)
  43. #define MExxCTL_WF (1 << 5)
  44. #define MExxCTL_RF (1 << 4)
  45. #define MExxCTL_CM (1 << 3)
  46. #define MExxCTL_MD_READ (1 << 0)
  47. #define MExxCTL_MD_WRITE (2 << 0)
  48. #define MExxCTL_MD_ICB_WB (3 << 0)
  49. #define MExxCTL_MD_ICB (4 << 0)
  50. #define MExxCTL_MD_FB (7 << 0)
  51. #define MExxCTL_MD_MASK (7 << 0)
  52. #define MExxBSIZE 0x404
  53. #define MExxBSIZE_RCNT_SHIFT 28
  54. #define MExxBSIZE_YSZM1_SHIFT 16
  55. #define MExxBSIZE_XSZM1_SHIFT 0
  56. #define MExxMNCF 0x408
  57. #define MExxMNCF_KWBNM_SHIFT 28
  58. #define MExxMNCF_KRBNM_SHIFT 24
  59. #define MExxMNCF_BNM_SHIFT 16
  60. #define MExxMNCF_XBV (1 << 15)
  61. #define MExxMNCF_CPL_YCBCR444 (1 << 12)
  62. #define MExxMNCF_CPL_YCBCR420 (2 << 12)
  63. #define MExxMNCF_CPL_YCBCR422 (3 << 12)
  64. #define MExxMNCF_CPL_MSK (3 << 12)
  65. #define MExxMNCF_BL (1 << 2)
  66. #define MExxMNCF_LNM_SHIFT 0
  67. #define MExxSARA 0x410
  68. #define MExxSARB 0x414
  69. #define MExxSBSIZE 0x418
  70. #define MExxSBSIZE_HDV (1 << 31)
  71. #define MExxSBSIZE_HSZ16 (0 << 28)
  72. #define MExxSBSIZE_HSZ32 (1 << 28)
  73. #define MExxSBSIZE_HSZ64 (2 << 28)
  74. #define MExxSBSIZE_HSZ128 (3 << 28)
  75. #define MExxSBSIZE_SBSIZZ_SHIFT 0
  76. #define MERAM_MExxCTL_VAL(next, addr) \
  77. ((((next) << MExxCTL_NXT_SHIFT) & MExxCTL_NXT_MASK) | \
  78. (((addr) << MExxCTL_MSAR_SHIFT) & MExxCTL_MSAR_MASK))
  79. #define MERAM_MExxBSIZE_VAL(rcnt, yszm1, xszm1) \
  80. (((rcnt) << MExxBSIZE_RCNT_SHIFT) | \
  81. ((yszm1) << MExxBSIZE_YSZM1_SHIFT) | \
  82. ((xszm1) << MExxBSIZE_XSZM1_SHIFT))
  83. static const unsigned long common_regs[] = {
  84. MEVCR1,
  85. MEQSEL1,
  86. MEQSEL2,
  87. };
  88. #define MERAM_REGS_SIZE ARRAY_SIZE(common_regs)
  89. static const unsigned long icb_regs[] = {
  90. MExxCTL,
  91. MExxBSIZE,
  92. MExxMNCF,
  93. MExxSARA,
  94. MExxSARB,
  95. MExxSBSIZE,
  96. };
  97. #define ICB_REGS_SIZE ARRAY_SIZE(icb_regs)
  98. /*
  99. * sh_mobile_meram_icb - MERAM ICB information
  100. * @regs: Registers cache
  101. * @index: ICB index
  102. * @offset: MERAM block offset
  103. * @size: MERAM block size in KiB
  104. * @cache_unit: Bytes to cache per ICB
  105. * @pixelformat: Video pixel format of the data stored in the ICB
  106. * @current_reg: Which of Start Address Register A (0) or B (1) is in use
  107. */
  108. struct sh_mobile_meram_icb {
  109. unsigned long regs[ICB_REGS_SIZE];
  110. unsigned int index;
  111. unsigned long offset;
  112. unsigned int size;
  113. unsigned int cache_unit;
  114. unsigned int pixelformat;
  115. unsigned int current_reg;
  116. };
  117. #define MERAM_ICB_NUM 32
  118. struct sh_mobile_meram_fb_plane {
  119. struct sh_mobile_meram_icb *marker;
  120. struct sh_mobile_meram_icb *cache;
  121. };
  122. struct sh_mobile_meram_fb_cache {
  123. unsigned int nplanes;
  124. struct sh_mobile_meram_fb_plane planes[2];
  125. };
  126. /*
  127. * sh_mobile_meram_priv - MERAM device
  128. * @base: Registers base address
  129. * @meram: MERAM physical address
  130. * @regs: Registers cache
  131. * @lock: Protects used_icb and icbs
  132. * @used_icb: Bitmask of used ICBs
  133. * @icbs: ICBs
  134. * @pool: Allocation pool to manage the MERAM
  135. */
  136. struct sh_mobile_meram_priv {
  137. void __iomem *base;
  138. unsigned long meram;
  139. unsigned long regs[MERAM_REGS_SIZE];
  140. struct mutex lock;
  141. unsigned long used_icb;
  142. struct sh_mobile_meram_icb icbs[MERAM_ICB_NUM];
  143. struct gen_pool *pool;
  144. };
  145. /* settings */
  146. #define MERAM_GRANULARITY 1024
  147. #define MERAM_SEC_LINE 15
  148. #define MERAM_LINE_WIDTH 2048
  149. /* -----------------------------------------------------------------------------
  150. * Registers access
  151. */
  152. #define MERAM_ICB_OFFSET(base, idx, off) ((base) + (off) + (idx) * 0x20)
  153. static inline void meram_write_icb(void __iomem *base, unsigned int idx,
  154. unsigned int off, unsigned long val)
  155. {
  156. iowrite32(val, MERAM_ICB_OFFSET(base, idx, off));
  157. }
  158. static inline unsigned long meram_read_icb(void __iomem *base, unsigned int idx,
  159. unsigned int off)
  160. {
  161. return ioread32(MERAM_ICB_OFFSET(base, idx, off));
  162. }
  163. static inline void meram_write_reg(void __iomem *base, unsigned int off,
  164. unsigned long val)
  165. {
  166. iowrite32(val, base + off);
  167. }
  168. static inline unsigned long meram_read_reg(void __iomem *base, unsigned int off)
  169. {
  170. return ioread32(base + off);
  171. }
  172. /* -----------------------------------------------------------------------------
  173. * Allocation
  174. */
  175. /* Allocate ICBs and MERAM for a plane. */
  176. static int __meram_alloc(struct sh_mobile_meram_priv *priv,
  177. struct sh_mobile_meram_fb_plane *plane,
  178. size_t size)
  179. {
  180. unsigned long mem;
  181. unsigned long idx;
  182. idx = find_first_zero_bit(&priv->used_icb, 28);
  183. if (idx == 28)
  184. return -ENOMEM;
  185. plane->cache = &priv->icbs[idx];
  186. idx = find_next_zero_bit(&priv->used_icb, 32, 28);
  187. if (idx == 32)
  188. return -ENOMEM;
  189. plane->marker = &priv->icbs[idx];
  190. mem = gen_pool_alloc(priv->pool, size * 1024);
  191. if (mem == 0)
  192. return -ENOMEM;
  193. __set_bit(plane->marker->index, &priv->used_icb);
  194. __set_bit(plane->cache->index, &priv->used_icb);
  195. plane->marker->offset = mem - priv->meram;
  196. plane->marker->size = size;
  197. return 0;
  198. }
  199. /* Free ICBs and MERAM for a plane. */
  200. static void __meram_free(struct sh_mobile_meram_priv *priv,
  201. struct sh_mobile_meram_fb_plane *plane)
  202. {
  203. gen_pool_free(priv->pool, priv->meram + plane->marker->offset,
  204. plane->marker->size * 1024);
  205. __clear_bit(plane->marker->index, &priv->used_icb);
  206. __clear_bit(plane->cache->index, &priv->used_icb);
  207. }
  208. /* Is this a YCbCr(NV12, NV16 or NV24) colorspace? */
  209. static int is_nvcolor(int cspace)
  210. {
  211. if (cspace == SH_MOBILE_MERAM_PF_NV ||
  212. cspace == SH_MOBILE_MERAM_PF_NV24)
  213. return 1;
  214. return 0;
  215. }
  216. /* Allocate memory for the ICBs and mark them as used. */
  217. static struct sh_mobile_meram_fb_cache *
  218. meram_alloc(struct sh_mobile_meram_priv *priv,
  219. const struct sh_mobile_meram_cfg *cfg,
  220. int pixelformat)
  221. {
  222. struct sh_mobile_meram_fb_cache *cache;
  223. unsigned int nplanes = is_nvcolor(pixelformat) ? 2 : 1;
  224. int ret;
  225. if (cfg->icb[0].meram_size == 0)
  226. return ERR_PTR(-EINVAL);
  227. if (nplanes == 2 && cfg->icb[1].meram_size == 0)
  228. return ERR_PTR(-EINVAL);
  229. cache = kzalloc(sizeof(*cache), GFP_KERNEL);
  230. if (cache == NULL)
  231. return ERR_PTR(-ENOMEM);
  232. cache->nplanes = nplanes;
  233. ret = __meram_alloc(priv, &cache->planes[0], cfg->icb[0].meram_size);
  234. if (ret < 0)
  235. goto error;
  236. cache->planes[0].marker->current_reg = 1;
  237. cache->planes[0].marker->pixelformat = pixelformat;
  238. if (cache->nplanes == 1)
  239. return cache;
  240. ret = __meram_alloc(priv, &cache->planes[1], cfg->icb[1].meram_size);
  241. if (ret < 0) {
  242. __meram_free(priv, &cache->planes[0]);
  243. goto error;
  244. }
  245. return cache;
  246. error:
  247. kfree(cache);
  248. return ERR_PTR(-ENOMEM);
  249. }
  250. /* Unmark the specified ICB as used. */
  251. static void meram_free(struct sh_mobile_meram_priv *priv,
  252. struct sh_mobile_meram_fb_cache *cache)
  253. {
  254. __meram_free(priv, &cache->planes[0]);
  255. if (cache->nplanes == 2)
  256. __meram_free(priv, &cache->planes[1]);
  257. kfree(cache);
  258. }
  259. /* Set the next address to fetch. */
  260. static void meram_set_next_addr(struct sh_mobile_meram_priv *priv,
  261. struct sh_mobile_meram_fb_cache *cache,
  262. unsigned long base_addr_y,
  263. unsigned long base_addr_c)
  264. {
  265. struct sh_mobile_meram_icb *icb = cache->planes[0].marker;
  266. unsigned long target;
  267. icb->current_reg ^= 1;
  268. target = icb->current_reg ? MExxSARB : MExxSARA;
  269. /* set the next address to fetch */
  270. meram_write_icb(priv->base, cache->planes[0].cache->index, target,
  271. base_addr_y);
  272. meram_write_icb(priv->base, cache->planes[0].marker->index, target,
  273. base_addr_y + cache->planes[0].marker->cache_unit);
  274. if (cache->nplanes == 2) {
  275. meram_write_icb(priv->base, cache->planes[1].cache->index,
  276. target, base_addr_c);
  277. meram_write_icb(priv->base, cache->planes[1].marker->index,
  278. target, base_addr_c +
  279. cache->planes[1].marker->cache_unit);
  280. }
  281. }
  282. /* Get the next ICB address. */
  283. static void
  284. meram_get_next_icb_addr(struct sh_mobile_meram_info *pdata,
  285. struct sh_mobile_meram_fb_cache *cache,
  286. unsigned long *icb_addr_y, unsigned long *icb_addr_c)
  287. {
  288. struct sh_mobile_meram_icb *icb = cache->planes[0].marker;
  289. unsigned long icb_offset;
  290. if (pdata->addr_mode == SH_MOBILE_MERAM_MODE0)
  291. icb_offset = 0x80000000 | (icb->current_reg << 29);
  292. else
  293. icb_offset = 0xc0000000 | (icb->current_reg << 23);
  294. *icb_addr_y = icb_offset | (cache->planes[0].marker->index << 24);
  295. if (cache->nplanes == 2)
  296. *icb_addr_c = icb_offset
  297. | (cache->planes[1].marker->index << 24);
  298. }
  299. #define MERAM_CALC_BYTECOUNT(x, y) \
  300. (((x) * (y) + (MERAM_LINE_WIDTH - 1)) & ~(MERAM_LINE_WIDTH - 1))
  301. /* Initialize MERAM. */
  302. static int meram_init(struct sh_mobile_meram_priv *priv,
  303. struct sh_mobile_meram_fb_plane *plane,
  304. unsigned int xres, unsigned int yres,
  305. unsigned int *out_pitch)
  306. {
  307. struct sh_mobile_meram_icb *marker = plane->marker;
  308. unsigned long total_byte_count = MERAM_CALC_BYTECOUNT(xres, yres);
  309. unsigned long bnm;
  310. unsigned int lcdc_pitch;
  311. unsigned int xpitch;
  312. unsigned int line_cnt;
  313. unsigned int save_lines;
  314. /* adjust pitch to 1024, 2048, 4096 or 8192 */
  315. lcdc_pitch = (xres - 1) | 1023;
  316. lcdc_pitch = lcdc_pitch | (lcdc_pitch >> 1);
  317. lcdc_pitch = lcdc_pitch | (lcdc_pitch >> 2);
  318. lcdc_pitch += 1;
  319. /* derive settings */
  320. if (lcdc_pitch == 8192 && yres >= 1024) {
  321. lcdc_pitch = xpitch = MERAM_LINE_WIDTH;
  322. line_cnt = total_byte_count >> 11;
  323. *out_pitch = xres;
  324. save_lines = plane->marker->size / 16 / MERAM_SEC_LINE;
  325. save_lines *= MERAM_SEC_LINE;
  326. } else {
  327. xpitch = xres;
  328. line_cnt = yres;
  329. *out_pitch = lcdc_pitch;
  330. save_lines = plane->marker->size / (lcdc_pitch >> 10) / 2;
  331. save_lines &= 0xff;
  332. }
  333. bnm = (save_lines - 1) << 16;
  334. /* TODO: we better to check if we have enough MERAM buffer size */
  335. /* set up ICB */
  336. meram_write_icb(priv->base, plane->cache->index, MExxBSIZE,
  337. MERAM_MExxBSIZE_VAL(0x0, line_cnt - 1, xpitch - 1));
  338. meram_write_icb(priv->base, plane->marker->index, MExxBSIZE,
  339. MERAM_MExxBSIZE_VAL(0xf, line_cnt - 1, xpitch - 1));
  340. meram_write_icb(priv->base, plane->cache->index, MExxMNCF, bnm);
  341. meram_write_icb(priv->base, plane->marker->index, MExxMNCF, bnm);
  342. meram_write_icb(priv->base, plane->cache->index, MExxSBSIZE, xpitch);
  343. meram_write_icb(priv->base, plane->marker->index, MExxSBSIZE, xpitch);
  344. /* save a cache unit size */
  345. plane->cache->cache_unit = xres * save_lines;
  346. plane->marker->cache_unit = xres * save_lines;
  347. /*
  348. * Set MERAM for framebuffer
  349. *
  350. * we also chain the cache_icb and the marker_icb.
  351. * we also split the allocated MERAM buffer between two ICBs.
  352. */
  353. meram_write_icb(priv->base, plane->cache->index, MExxCTL,
  354. MERAM_MExxCTL_VAL(plane->marker->index, marker->offset)
  355. | MExxCTL_WD1 | MExxCTL_WD0 | MExxCTL_WS | MExxCTL_CM |
  356. MExxCTL_MD_FB);
  357. meram_write_icb(priv->base, plane->marker->index, MExxCTL,
  358. MERAM_MExxCTL_VAL(plane->cache->index, marker->offset +
  359. plane->marker->size / 2) |
  360. MExxCTL_WD1 | MExxCTL_WD0 | MExxCTL_WS | MExxCTL_CM |
  361. MExxCTL_MD_FB);
  362. return 0;
  363. }
  364. static void meram_deinit(struct sh_mobile_meram_priv *priv,
  365. struct sh_mobile_meram_fb_plane *plane)
  366. {
  367. /* disable ICB */
  368. meram_write_icb(priv->base, plane->cache->index, MExxCTL,
  369. MExxCTL_WBF | MExxCTL_WF | MExxCTL_RF);
  370. meram_write_icb(priv->base, plane->marker->index, MExxCTL,
  371. MExxCTL_WBF | MExxCTL_WF | MExxCTL_RF);
  372. plane->cache->cache_unit = 0;
  373. plane->marker->cache_unit = 0;
  374. }
  375. /* -----------------------------------------------------------------------------
  376. * Registration/unregistration
  377. */
  378. static void *sh_mobile_meram_register(struct sh_mobile_meram_info *pdata,
  379. const struct sh_mobile_meram_cfg *cfg,
  380. unsigned int xres, unsigned int yres,
  381. unsigned int pixelformat,
  382. unsigned int *pitch)
  383. {
  384. struct sh_mobile_meram_fb_cache *cache;
  385. struct sh_mobile_meram_priv *priv = pdata->priv;
  386. struct platform_device *pdev = pdata->pdev;
  387. unsigned int out_pitch;
  388. if (pixelformat != SH_MOBILE_MERAM_PF_NV &&
  389. pixelformat != SH_MOBILE_MERAM_PF_NV24 &&
  390. pixelformat != SH_MOBILE_MERAM_PF_RGB)
  391. return ERR_PTR(-EINVAL);
  392. dev_dbg(&pdev->dev, "registering %dx%d (%s)", xres, yres,
  393. !pixelformat ? "yuv" : "rgb");
  394. /* we can't handle wider than 8192px */
  395. if (xres > 8192) {
  396. dev_err(&pdev->dev, "width exceeding the limit (> 8192).");
  397. return ERR_PTR(-EINVAL);
  398. }
  399. mutex_lock(&priv->lock);
  400. /* We now register the ICBs and allocate the MERAM regions. */
  401. cache = meram_alloc(priv, cfg, pixelformat);
  402. if (IS_ERR(cache)) {
  403. dev_err(&pdev->dev, "MERAM allocation failed (%ld).",
  404. PTR_ERR(cache));
  405. goto err;
  406. }
  407. /* initialize MERAM */
  408. meram_init(priv, &cache->planes[0], xres, yres, &out_pitch);
  409. *pitch = out_pitch;
  410. if (pixelformat == SH_MOBILE_MERAM_PF_NV)
  411. meram_init(priv, &cache->planes[1], xres, (yres + 1) / 2,
  412. &out_pitch);
  413. else if (pixelformat == SH_MOBILE_MERAM_PF_NV24)
  414. meram_init(priv, &cache->planes[1], 2 * xres, (yres + 1) / 2,
  415. &out_pitch);
  416. err:
  417. mutex_unlock(&priv->lock);
  418. return cache;
  419. }
  420. static void
  421. sh_mobile_meram_unregister(struct sh_mobile_meram_info *pdata, void *data)
  422. {
  423. struct sh_mobile_meram_fb_cache *cache = data;
  424. struct sh_mobile_meram_priv *priv = pdata->priv;
  425. mutex_lock(&priv->lock);
  426. /* deinit & free */
  427. meram_deinit(priv, &cache->planes[0]);
  428. if (cache->nplanes == 2)
  429. meram_deinit(priv, &cache->planes[1]);
  430. meram_free(priv, cache);
  431. mutex_unlock(&priv->lock);
  432. }
  433. static void
  434. sh_mobile_meram_update(struct sh_mobile_meram_info *pdata, void *data,
  435. unsigned long base_addr_y, unsigned long base_addr_c,
  436. unsigned long *icb_addr_y, unsigned long *icb_addr_c)
  437. {
  438. struct sh_mobile_meram_fb_cache *cache = data;
  439. struct sh_mobile_meram_priv *priv = pdata->priv;
  440. mutex_lock(&priv->lock);
  441. meram_set_next_addr(priv, cache, base_addr_y, base_addr_c);
  442. meram_get_next_icb_addr(pdata, cache, icb_addr_y, icb_addr_c);
  443. mutex_unlock(&priv->lock);
  444. }
  445. static struct sh_mobile_meram_ops sh_mobile_meram_ops = {
  446. .module = THIS_MODULE,
  447. .meram_register = sh_mobile_meram_register,
  448. .meram_unregister = sh_mobile_meram_unregister,
  449. .meram_update = sh_mobile_meram_update,
  450. };
  451. /* -----------------------------------------------------------------------------
  452. * Power management
  453. */
  454. static int sh_mobile_meram_suspend(struct device *dev)
  455. {
  456. struct platform_device *pdev = to_platform_device(dev);
  457. struct sh_mobile_meram_priv *priv = platform_get_drvdata(pdev);
  458. unsigned int i, j;
  459. for (i = 0; i < MERAM_REGS_SIZE; i++)
  460. priv->regs[i] = meram_read_reg(priv->base, common_regs[i]);
  461. for (i = 0; i < 32; i++) {
  462. if (!test_bit(i, &priv->used_icb))
  463. continue;
  464. for (j = 0; j < ICB_REGS_SIZE; j++) {
  465. priv->icbs[i].regs[j] =
  466. meram_read_icb(priv->base, i, icb_regs[j]);
  467. /* Reset ICB on resume */
  468. if (icb_regs[j] == MExxCTL)
  469. priv->icbs[i].regs[j] |=
  470. MExxCTL_WBF | MExxCTL_WF | MExxCTL_RF;
  471. }
  472. }
  473. return 0;
  474. }
  475. static int sh_mobile_meram_resume(struct device *dev)
  476. {
  477. struct platform_device *pdev = to_platform_device(dev);
  478. struct sh_mobile_meram_priv *priv = platform_get_drvdata(pdev);
  479. unsigned int i, j;
  480. for (i = 0; i < 32; i++) {
  481. if (!test_bit(i, &priv->used_icb))
  482. continue;
  483. for (j = 0; j < ICB_REGS_SIZE; j++)
  484. meram_write_icb(priv->base, i, icb_regs[j],
  485. priv->icbs[i].regs[j]);
  486. }
  487. for (i = 0; i < MERAM_REGS_SIZE; i++)
  488. meram_write_reg(priv->base, common_regs[i], priv->regs[i]);
  489. return 0;
  490. }
  491. static UNIVERSAL_DEV_PM_OPS(sh_mobile_meram_dev_pm_ops,
  492. sh_mobile_meram_suspend,
  493. sh_mobile_meram_resume, NULL);
  494. /* -----------------------------------------------------------------------------
  495. * Probe/remove and driver init/exit
  496. */
  497. static int __devinit sh_mobile_meram_probe(struct platform_device *pdev)
  498. {
  499. struct sh_mobile_meram_priv *priv;
  500. struct sh_mobile_meram_info *pdata = pdev->dev.platform_data;
  501. struct resource *regs;
  502. struct resource *meram;
  503. unsigned int i;
  504. int error;
  505. if (!pdata) {
  506. dev_err(&pdev->dev, "no platform data defined\n");
  507. return -EINVAL;
  508. }
  509. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  510. meram = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  511. if (regs == NULL || meram == NULL) {
  512. dev_err(&pdev->dev, "cannot get platform resources\n");
  513. return -ENOENT;
  514. }
  515. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  516. if (!priv) {
  517. dev_err(&pdev->dev, "cannot allocate device data\n");
  518. return -ENOMEM;
  519. }
  520. /* Initialize private data. */
  521. mutex_init(&priv->lock);
  522. priv->used_icb = pdata->reserved_icbs;
  523. for (i = 0; i < MERAM_ICB_NUM; ++i)
  524. priv->icbs[i].index = i;
  525. pdata->ops = &sh_mobile_meram_ops;
  526. pdata->priv = priv;
  527. pdata->pdev = pdev;
  528. /* Request memory regions and remap the registers. */
  529. if (!request_mem_region(regs->start, resource_size(regs), pdev->name)) {
  530. dev_err(&pdev->dev, "MERAM registers region already claimed\n");
  531. error = -EBUSY;
  532. goto err_req_regs;
  533. }
  534. if (!request_mem_region(meram->start, resource_size(meram),
  535. pdev->name)) {
  536. dev_err(&pdev->dev, "MERAM memory region already claimed\n");
  537. error = -EBUSY;
  538. goto err_req_meram;
  539. }
  540. priv->base = ioremap_nocache(regs->start, resource_size(regs));
  541. if (!priv->base) {
  542. dev_err(&pdev->dev, "ioremap failed\n");
  543. error = -EFAULT;
  544. goto err_ioremap;
  545. }
  546. priv->meram = meram->start;
  547. /* Create and initialize the MERAM memory pool. */
  548. priv->pool = gen_pool_create(ilog2(MERAM_GRANULARITY), -1);
  549. if (priv->pool == NULL) {
  550. error = -ENOMEM;
  551. goto err_genpool;
  552. }
  553. error = gen_pool_add(priv->pool, meram->start, resource_size(meram),
  554. -1);
  555. if (error < 0)
  556. goto err_genpool;
  557. /* initialize ICB addressing mode */
  558. if (pdata->addr_mode == SH_MOBILE_MERAM_MODE1)
  559. meram_write_reg(priv->base, MEVCR1, MEVCR1_AMD1);
  560. platform_set_drvdata(pdev, priv);
  561. pm_runtime_enable(&pdev->dev);
  562. dev_info(&pdev->dev, "sh_mobile_meram initialized.");
  563. return 0;
  564. err_genpool:
  565. if (priv->pool)
  566. gen_pool_destroy(priv->pool);
  567. iounmap(priv->base);
  568. err_ioremap:
  569. release_mem_region(meram->start, resource_size(meram));
  570. err_req_meram:
  571. release_mem_region(regs->start, resource_size(regs));
  572. err_req_regs:
  573. mutex_destroy(&priv->lock);
  574. kfree(priv);
  575. return error;
  576. }
  577. static int sh_mobile_meram_remove(struct platform_device *pdev)
  578. {
  579. struct sh_mobile_meram_priv *priv = platform_get_drvdata(pdev);
  580. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  581. struct resource *meram = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  582. pm_runtime_disable(&pdev->dev);
  583. gen_pool_destroy(priv->pool);
  584. iounmap(priv->base);
  585. release_mem_region(meram->start, resource_size(meram));
  586. release_mem_region(regs->start, resource_size(regs));
  587. mutex_destroy(&priv->lock);
  588. kfree(priv);
  589. return 0;
  590. }
  591. static struct platform_driver sh_mobile_meram_driver = {
  592. .driver = {
  593. .name = "sh_mobile_meram",
  594. .owner = THIS_MODULE,
  595. .pm = &sh_mobile_meram_dev_pm_ops,
  596. },
  597. .probe = sh_mobile_meram_probe,
  598. .remove = sh_mobile_meram_remove,
  599. };
  600. module_platform_driver(sh_mobile_meram_driver);
  601. MODULE_DESCRIPTION("SuperH Mobile MERAM driver");
  602. MODULE_AUTHOR("Damian Hobson-Garcia / Takanari Hayama");
  603. MODULE_LICENSE("GPL v2");