mx3fb.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592
  1. /*
  2. * Copyright (C) 2008
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. *
  5. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. #include <linux/fb.h>
  20. #include <linux/delay.h>
  21. #include <linux/init.h>
  22. #include <linux/ioport.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/console.h>
  26. #include <linux/clk.h>
  27. #include <linux/mutex.h>
  28. #include <mach/dma.h>
  29. #include <mach/hardware.h>
  30. #include <mach/ipu.h>
  31. #include <mach/mx3fb.h>
  32. #include <asm/io.h>
  33. #include <asm/uaccess.h>
  34. #define MX3FB_NAME "mx3_sdc_fb"
  35. #define MX3FB_REG_OFFSET 0xB4
  36. /* SDC Registers */
  37. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  38. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  39. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  40. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  41. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  42. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  43. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  44. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  45. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  46. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  47. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  48. /* Register bits */
  49. #define SDC_COM_TFT_COLOR 0x00000001UL
  50. #define SDC_COM_FG_EN 0x00000010UL
  51. #define SDC_COM_GWSEL 0x00000020UL
  52. #define SDC_COM_GLB_A 0x00000040UL
  53. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  54. #define SDC_COM_BG_EN 0x00000200UL
  55. #define SDC_COM_SHARP 0x00001000UL
  56. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  57. /* Display Interface registers */
  58. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  59. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  60. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  61. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  62. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  63. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  64. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  65. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  66. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  67. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  68. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  69. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  70. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  71. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  72. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  76. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  77. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  78. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  82. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  83. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  84. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  88. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  89. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  90. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  91. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  92. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  93. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  94. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  95. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  96. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  97. /* DI_DISP_SIG_POL bits */
  98. #define DI_D3_VSYNC_POL_SHIFT 28
  99. #define DI_D3_HSYNC_POL_SHIFT 27
  100. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  101. #define DI_D3_CLK_POL_SHIFT 25
  102. #define DI_D3_DATA_POL_SHIFT 24
  103. /* DI_DISP_IF_CONF bits */
  104. #define DI_D3_CLK_IDLE_SHIFT 26
  105. #define DI_D3_CLK_SEL_SHIFT 25
  106. #define DI_D3_DATAMSK_SHIFT 24
  107. enum ipu_panel {
  108. IPU_PANEL_SHARP_TFT,
  109. IPU_PANEL_TFT,
  110. };
  111. struct ipu_di_signal_cfg {
  112. unsigned datamask_en:1;
  113. unsigned clksel_en:1;
  114. unsigned clkidle_en:1;
  115. unsigned data_pol:1; /* true = inverted */
  116. unsigned clk_pol:1; /* true = rising edge */
  117. unsigned enable_pol:1;
  118. unsigned Hsync_pol:1; /* true = active high */
  119. unsigned Vsync_pol:1;
  120. };
  121. static const struct fb_videomode mx3fb_modedb[] = {
  122. {
  123. /* 240x320 @ 60 Hz */
  124. .name = "Sharp-QVGA",
  125. .refresh = 60,
  126. .xres = 240,
  127. .yres = 320,
  128. .pixclock = 185925,
  129. .left_margin = 9,
  130. .right_margin = 16,
  131. .upper_margin = 7,
  132. .lower_margin = 9,
  133. .hsync_len = 1,
  134. .vsync_len = 1,
  135. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  136. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  137. FB_SYNC_CLK_IDLE_EN,
  138. .vmode = FB_VMODE_NONINTERLACED,
  139. .flag = 0,
  140. }, {
  141. /* 240x33 @ 60 Hz */
  142. .name = "Sharp-CLI",
  143. .refresh = 60,
  144. .xres = 240,
  145. .yres = 33,
  146. .pixclock = 185925,
  147. .left_margin = 9,
  148. .right_margin = 16,
  149. .upper_margin = 7,
  150. .lower_margin = 9 + 287,
  151. .hsync_len = 1,
  152. .vsync_len = 1,
  153. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  154. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  155. FB_SYNC_CLK_IDLE_EN,
  156. .vmode = FB_VMODE_NONINTERLACED,
  157. .flag = 0,
  158. }, {
  159. /* 640x480 @ 60 Hz */
  160. .name = "NEC-VGA",
  161. .refresh = 60,
  162. .xres = 640,
  163. .yres = 480,
  164. .pixclock = 38255,
  165. .left_margin = 144,
  166. .right_margin = 0,
  167. .upper_margin = 34,
  168. .lower_margin = 40,
  169. .hsync_len = 1,
  170. .vsync_len = 1,
  171. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  172. .vmode = FB_VMODE_NONINTERLACED,
  173. .flag = 0,
  174. }, {
  175. /* NTSC TV output */
  176. .name = "TV-NTSC",
  177. .refresh = 60,
  178. .xres = 640,
  179. .yres = 480,
  180. .pixclock = 37538,
  181. .left_margin = 38,
  182. .right_margin = 858 - 640 - 38 - 3,
  183. .upper_margin = 36,
  184. .lower_margin = 518 - 480 - 36 - 1,
  185. .hsync_len = 3,
  186. .vsync_len = 1,
  187. .sync = 0,
  188. .vmode = FB_VMODE_NONINTERLACED,
  189. .flag = 0,
  190. }, {
  191. /* PAL TV output */
  192. .name = "TV-PAL",
  193. .refresh = 50,
  194. .xres = 640,
  195. .yres = 480,
  196. .pixclock = 37538,
  197. .left_margin = 38,
  198. .right_margin = 960 - 640 - 38 - 32,
  199. .upper_margin = 32,
  200. .lower_margin = 555 - 480 - 32 - 3,
  201. .hsync_len = 32,
  202. .vsync_len = 3,
  203. .sync = 0,
  204. .vmode = FB_VMODE_NONINTERLACED,
  205. .flag = 0,
  206. }, {
  207. /* TV output VGA mode, 640x480 @ 65 Hz */
  208. .name = "TV-VGA",
  209. .refresh = 60,
  210. .xres = 640,
  211. .yres = 480,
  212. .pixclock = 40574,
  213. .left_margin = 35,
  214. .right_margin = 45,
  215. .upper_margin = 9,
  216. .lower_margin = 1,
  217. .hsync_len = 46,
  218. .vsync_len = 5,
  219. .sync = 0,
  220. .vmode = FB_VMODE_NONINTERLACED,
  221. .flag = 0,
  222. },
  223. };
  224. struct mx3fb_data {
  225. struct fb_info *fbi;
  226. int backlight_level;
  227. void __iomem *reg_base;
  228. spinlock_t lock;
  229. struct device *dev;
  230. uint32_t h_start_width;
  231. uint32_t v_start_width;
  232. enum disp_data_mapping disp_data_fmt;
  233. };
  234. struct dma_chan_request {
  235. struct mx3fb_data *mx3fb;
  236. enum ipu_channel id;
  237. };
  238. /* MX3 specific framebuffer information. */
  239. struct mx3fb_info {
  240. int blank;
  241. enum ipu_channel ipu_ch;
  242. uint32_t cur_ipu_buf;
  243. u32 pseudo_palette[16];
  244. struct completion flip_cmpl;
  245. struct mutex mutex; /* Protects fb-ops */
  246. struct mx3fb_data *mx3fb;
  247. struct idmac_channel *idmac_channel;
  248. struct dma_async_tx_descriptor *txd;
  249. dma_cookie_t cookie;
  250. struct scatterlist sg[2];
  251. u32 sync; /* preserve var->sync flags */
  252. };
  253. static void mx3fb_dma_done(void *);
  254. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  255. static const char *fb_mode;
  256. static unsigned long default_bpp = 16;
  257. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  258. {
  259. return __raw_readl(mx3fb->reg_base + reg);
  260. }
  261. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  262. {
  263. __raw_writel(value, mx3fb->reg_base + reg);
  264. }
  265. struct di_mapping {
  266. uint32_t b0, b1, b2;
  267. };
  268. static const struct di_mapping di_mappings[] = {
  269. [IPU_DISP_DATA_MAPPING_RGB666] = { 0x0005000f, 0x000b000f, 0x0011000f },
  270. [IPU_DISP_DATA_MAPPING_RGB565] = { 0x0004003f, 0x000a000f, 0x000f003f },
  271. [IPU_DISP_DATA_MAPPING_RGB888] = { 0x00070000, 0x000f0000, 0x00170000 },
  272. };
  273. static void sdc_fb_init(struct mx3fb_info *fbi)
  274. {
  275. struct mx3fb_data *mx3fb = fbi->mx3fb;
  276. uint32_t reg;
  277. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  278. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  279. }
  280. /* Returns enabled flag before uninit */
  281. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  282. {
  283. struct mx3fb_data *mx3fb = fbi->mx3fb;
  284. uint32_t reg;
  285. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  286. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  287. return reg & SDC_COM_BG_EN;
  288. }
  289. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  290. {
  291. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  292. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  293. struct dma_chan *dma_chan = &ichan->dma_chan;
  294. unsigned long flags;
  295. dma_cookie_t cookie;
  296. if (mx3_fbi->txd)
  297. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  298. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  299. else
  300. dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
  301. /* This enables the channel */
  302. if (mx3_fbi->cookie < 0) {
  303. mx3_fbi->txd = dmaengine_prep_slave_sg(dma_chan,
  304. &mx3_fbi->sg[0], 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  305. if (!mx3_fbi->txd) {
  306. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  307. dma_chan->chan_id);
  308. return;
  309. }
  310. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  311. mx3_fbi->txd->callback = mx3fb_dma_done;
  312. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  313. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  314. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  315. } else {
  316. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  317. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  318. dma_chan->chan_id);
  319. return;
  320. }
  321. /* Just re-activate the same buffer */
  322. dma_async_issue_pending(dma_chan);
  323. cookie = mx3_fbi->cookie;
  324. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  325. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  326. }
  327. if (cookie >= 0) {
  328. spin_lock_irqsave(&mx3fb->lock, flags);
  329. sdc_fb_init(mx3_fbi);
  330. mx3_fbi->cookie = cookie;
  331. spin_unlock_irqrestore(&mx3fb->lock, flags);
  332. }
  333. /*
  334. * Attention! Without this msleep the channel keeps generating
  335. * interrupts. Next sdc_set_brightness() is going to be called
  336. * from mx3fb_blank().
  337. */
  338. msleep(2);
  339. }
  340. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  341. {
  342. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  343. uint32_t enabled;
  344. unsigned long flags;
  345. if (mx3_fbi->txd == NULL)
  346. return;
  347. spin_lock_irqsave(&mx3fb->lock, flags);
  348. enabled = sdc_fb_uninit(mx3_fbi);
  349. spin_unlock_irqrestore(&mx3fb->lock, flags);
  350. mx3_fbi->txd->chan->device->device_control(mx3_fbi->txd->chan,
  351. DMA_TERMINATE_ALL, 0);
  352. mx3_fbi->txd = NULL;
  353. mx3_fbi->cookie = -EINVAL;
  354. }
  355. /**
  356. * sdc_set_window_pos() - set window position of the respective plane.
  357. * @mx3fb: mx3fb context.
  358. * @channel: IPU DMAC channel ID.
  359. * @x_pos: X coordinate relative to the top left corner to place window at.
  360. * @y_pos: Y coordinate relative to the top left corner to place window at.
  361. * @return: 0 on success or negative error code on failure.
  362. */
  363. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  364. int16_t x_pos, int16_t y_pos)
  365. {
  366. if (channel != IDMAC_SDC_0)
  367. return -EINVAL;
  368. x_pos += mx3fb->h_start_width;
  369. y_pos += mx3fb->v_start_width;
  370. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  371. return 0;
  372. }
  373. /**
  374. * sdc_init_panel() - initialize a synchronous LCD panel.
  375. * @mx3fb: mx3fb context.
  376. * @panel: panel type.
  377. * @pixel_clk: desired pixel clock frequency in Hz.
  378. * @width: width of panel in pixels.
  379. * @height: height of panel in pixels.
  380. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  381. * and the start of valid data.
  382. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  383. * @h_end_width: number of pixel clocks between the end of valid data
  384. * and the HSYNC signal for next line.
  385. * @v_start_width: number of lines between the VSYNC signal pulse and the
  386. * start of valid data.
  387. * @v_sync_width: width of the VSYNC signal in units of lines
  388. * @v_end_width: number of lines between the end of valid data and the
  389. * VSYNC signal for next frame.
  390. * @sig: bitfield of signal polarities for LCD interface.
  391. * @return: 0 on success or negative error code on failure.
  392. */
  393. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  394. uint32_t pixel_clk,
  395. uint16_t width, uint16_t height,
  396. uint16_t h_start_width, uint16_t h_sync_width,
  397. uint16_t h_end_width, uint16_t v_start_width,
  398. uint16_t v_sync_width, uint16_t v_end_width,
  399. struct ipu_di_signal_cfg sig)
  400. {
  401. unsigned long lock_flags;
  402. uint32_t reg;
  403. uint32_t old_conf;
  404. uint32_t div;
  405. struct clk *ipu_clk;
  406. const struct di_mapping *map;
  407. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  408. if (v_sync_width == 0 || h_sync_width == 0)
  409. return -EINVAL;
  410. /* Init panel size and blanking periods */
  411. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  412. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  413. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  414. #ifdef DEBUG
  415. printk(KERN_CONT " hor_conf %x,", reg);
  416. #endif
  417. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  418. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  419. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  420. #ifdef DEBUG
  421. printk(KERN_CONT " ver_conf %x\n", reg);
  422. #endif
  423. mx3fb->h_start_width = h_start_width;
  424. mx3fb->v_start_width = v_start_width;
  425. switch (panel) {
  426. case IPU_PANEL_SHARP_TFT:
  427. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  428. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  429. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  430. break;
  431. case IPU_PANEL_TFT:
  432. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  433. break;
  434. default:
  435. return -EINVAL;
  436. }
  437. /* Init clocking */
  438. /*
  439. * Calculate divider: fractional part is 4 bits so simply multiple by
  440. * 2^4 to get fractional part, as long as we stay under ~250MHz and on
  441. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  442. */
  443. ipu_clk = clk_get(mx3fb->dev, NULL);
  444. if (!IS_ERR(ipu_clk)) {
  445. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  446. clk_put(ipu_clk);
  447. } else {
  448. div = 0;
  449. }
  450. if (div < 0x40) { /* Divider less than 4 */
  451. dev_dbg(mx3fb->dev,
  452. "InitPanel() - Pixel clock divider less than 4\n");
  453. div = 0x40;
  454. }
  455. dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
  456. pixel_clk, div >> 4, (div & 7) * 125);
  457. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  458. /*
  459. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  460. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  461. * debug. DISP3_IF_CLK_UP_WR is 0
  462. */
  463. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  464. /* DI settings */
  465. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  466. old_conf |= sig.datamask_en << DI_D3_DATAMSK_SHIFT |
  467. sig.clksel_en << DI_D3_CLK_SEL_SHIFT |
  468. sig.clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  469. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  470. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  471. old_conf |= sig.data_pol << DI_D3_DATA_POL_SHIFT |
  472. sig.clk_pol << DI_D3_CLK_POL_SHIFT |
  473. sig.enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  474. sig.Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  475. sig.Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  476. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  477. map = &di_mappings[mx3fb->disp_data_fmt];
  478. mx3fb_write_reg(mx3fb, map->b0, DI_DISP3_B0_MAP);
  479. mx3fb_write_reg(mx3fb, map->b1, DI_DISP3_B1_MAP);
  480. mx3fb_write_reg(mx3fb, map->b2, DI_DISP3_B2_MAP);
  481. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  482. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  483. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  484. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  485. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  486. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  487. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  488. return 0;
  489. }
  490. /**
  491. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  492. * @mx3fb: mx3fb context.
  493. * @channel: IPU DMAC channel ID.
  494. * @enable: boolean to enable or disable color keyl.
  495. * @color_key: 24-bit RGB color to use as transparent color key.
  496. * @return: 0 on success or negative error code on failure.
  497. */
  498. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  499. bool enable, uint32_t color_key)
  500. {
  501. uint32_t reg, sdc_conf;
  502. unsigned long lock_flags;
  503. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  504. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  505. if (channel == IDMAC_SDC_0)
  506. sdc_conf &= ~SDC_COM_GWSEL;
  507. else
  508. sdc_conf |= SDC_COM_GWSEL;
  509. if (enable) {
  510. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  511. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  512. SDC_GW_CTRL);
  513. sdc_conf |= SDC_COM_KEY_COLOR_G;
  514. } else {
  515. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  516. }
  517. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  518. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  519. return 0;
  520. }
  521. /**
  522. * sdc_set_global_alpha() - set global alpha blending modes.
  523. * @mx3fb: mx3fb context.
  524. * @enable: boolean to enable or disable global alpha blending. If disabled,
  525. * per pixel blending is used.
  526. * @alpha: global alpha value.
  527. * @return: 0 on success or negative error code on failure.
  528. */
  529. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  530. {
  531. uint32_t reg;
  532. unsigned long lock_flags;
  533. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  534. if (enable) {
  535. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  536. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  537. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  538. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  539. } else {
  540. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  541. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  542. }
  543. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  544. return 0;
  545. }
  546. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  547. {
  548. dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
  549. /* This might be board-specific */
  550. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  551. return;
  552. }
  553. static uint32_t bpp_to_pixfmt(int bpp)
  554. {
  555. uint32_t pixfmt = 0;
  556. switch (bpp) {
  557. case 24:
  558. pixfmt = IPU_PIX_FMT_BGR24;
  559. break;
  560. case 32:
  561. pixfmt = IPU_PIX_FMT_BGR32;
  562. break;
  563. case 16:
  564. pixfmt = IPU_PIX_FMT_RGB565;
  565. break;
  566. }
  567. return pixfmt;
  568. }
  569. static int mx3fb_blank(int blank, struct fb_info *fbi);
  570. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  571. bool lock);
  572. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  573. /**
  574. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  575. * @info: framebuffer information pointer
  576. * @return: 0 on success or negative error code on failure.
  577. */
  578. static int mx3fb_set_fix(struct fb_info *fbi)
  579. {
  580. struct fb_fix_screeninfo *fix = &fbi->fix;
  581. struct fb_var_screeninfo *var = &fbi->var;
  582. strncpy(fix->id, "DISP3 BG", 8);
  583. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  584. fix->type = FB_TYPE_PACKED_PIXELS;
  585. fix->accel = FB_ACCEL_NONE;
  586. fix->visual = FB_VISUAL_TRUECOLOR;
  587. fix->xpanstep = 1;
  588. fix->ypanstep = 1;
  589. return 0;
  590. }
  591. static void mx3fb_dma_done(void *arg)
  592. {
  593. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  594. struct dma_chan *chan = tx_desc->txd.chan;
  595. struct idmac_channel *ichannel = to_idmac_chan(chan);
  596. struct mx3fb_data *mx3fb = ichannel->client;
  597. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  598. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  599. /* We only need one interrupt, it will be re-enabled as needed */
  600. disable_irq_nosync(ichannel->eof_irq);
  601. complete(&mx3_fbi->flip_cmpl);
  602. }
  603. static int __set_par(struct fb_info *fbi, bool lock)
  604. {
  605. u32 mem_len;
  606. struct ipu_di_signal_cfg sig_cfg;
  607. enum ipu_panel mode = IPU_PANEL_TFT;
  608. struct mx3fb_info *mx3_fbi = fbi->par;
  609. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  610. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  611. struct idmac_video_param *video = &ichan->params.video;
  612. struct scatterlist *sg = mx3_fbi->sg;
  613. /* Total cleanup */
  614. if (mx3_fbi->txd)
  615. sdc_disable_channel(mx3_fbi);
  616. mx3fb_set_fix(fbi);
  617. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  618. if (mem_len > fbi->fix.smem_len) {
  619. if (fbi->fix.smem_start)
  620. mx3fb_unmap_video_memory(fbi);
  621. if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
  622. return -ENOMEM;
  623. }
  624. sg_init_table(&sg[0], 1);
  625. sg_init_table(&sg[1], 1);
  626. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  627. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  628. fbi->fix.smem_len,
  629. offset_in_page(fbi->screen_base));
  630. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  631. memset(&sig_cfg, 0, sizeof(sig_cfg));
  632. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  633. sig_cfg.Hsync_pol = true;
  634. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  635. sig_cfg.Vsync_pol = true;
  636. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  637. sig_cfg.clk_pol = true;
  638. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  639. sig_cfg.data_pol = true;
  640. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  641. sig_cfg.enable_pol = true;
  642. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  643. sig_cfg.clkidle_en = true;
  644. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  645. sig_cfg.clksel_en = true;
  646. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  647. mode = IPU_PANEL_SHARP_TFT;
  648. dev_dbg(fbi->device, "pixclock = %ul Hz\n",
  649. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  650. if (sdc_init_panel(mx3fb, mode,
  651. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  652. fbi->var.xres, fbi->var.yres,
  653. fbi->var.left_margin,
  654. fbi->var.hsync_len,
  655. fbi->var.right_margin +
  656. fbi->var.hsync_len,
  657. fbi->var.upper_margin,
  658. fbi->var.vsync_len,
  659. fbi->var.lower_margin +
  660. fbi->var.vsync_len, sig_cfg) != 0) {
  661. dev_err(fbi->device,
  662. "mx3fb: Error initializing panel.\n");
  663. return -EINVAL;
  664. }
  665. }
  666. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  667. mx3_fbi->cur_ipu_buf = 0;
  668. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  669. video->out_width = fbi->var.xres;
  670. video->out_height = fbi->var.yres;
  671. video->out_stride = fbi->var.xres_virtual;
  672. if (mx3_fbi->blank == FB_BLANK_UNBLANK)
  673. sdc_enable_channel(mx3_fbi);
  674. return 0;
  675. }
  676. /**
  677. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  678. * @fbi: framebuffer information pointer.
  679. * @return: 0 on success or negative error code on failure.
  680. */
  681. static int mx3fb_set_par(struct fb_info *fbi)
  682. {
  683. struct mx3fb_info *mx3_fbi = fbi->par;
  684. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  685. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  686. int ret;
  687. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  688. mutex_lock(&mx3_fbi->mutex);
  689. ret = __set_par(fbi, true);
  690. mutex_unlock(&mx3_fbi->mutex);
  691. return ret;
  692. }
  693. /**
  694. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  695. * @var: framebuffer variable parameters
  696. * @fbi: framebuffer information pointer
  697. */
  698. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  699. {
  700. struct mx3fb_info *mx3_fbi = fbi->par;
  701. u32 vtotal;
  702. u32 htotal;
  703. dev_dbg(fbi->device, "%s\n", __func__);
  704. if (var->xres_virtual < var->xres)
  705. var->xres_virtual = var->xres;
  706. if (var->yres_virtual < var->yres)
  707. var->yres_virtual = var->yres;
  708. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  709. (var->bits_per_pixel != 16))
  710. var->bits_per_pixel = default_bpp;
  711. switch (var->bits_per_pixel) {
  712. case 16:
  713. var->red.length = 5;
  714. var->red.offset = 11;
  715. var->red.msb_right = 0;
  716. var->green.length = 6;
  717. var->green.offset = 5;
  718. var->green.msb_right = 0;
  719. var->blue.length = 5;
  720. var->blue.offset = 0;
  721. var->blue.msb_right = 0;
  722. var->transp.length = 0;
  723. var->transp.offset = 0;
  724. var->transp.msb_right = 0;
  725. break;
  726. case 24:
  727. var->red.length = 8;
  728. var->red.offset = 16;
  729. var->red.msb_right = 0;
  730. var->green.length = 8;
  731. var->green.offset = 8;
  732. var->green.msb_right = 0;
  733. var->blue.length = 8;
  734. var->blue.offset = 0;
  735. var->blue.msb_right = 0;
  736. var->transp.length = 0;
  737. var->transp.offset = 0;
  738. var->transp.msb_right = 0;
  739. break;
  740. case 32:
  741. var->red.length = 8;
  742. var->red.offset = 16;
  743. var->red.msb_right = 0;
  744. var->green.length = 8;
  745. var->green.offset = 8;
  746. var->green.msb_right = 0;
  747. var->blue.length = 8;
  748. var->blue.offset = 0;
  749. var->blue.msb_right = 0;
  750. var->transp.length = 8;
  751. var->transp.offset = 24;
  752. var->transp.msb_right = 0;
  753. break;
  754. }
  755. if (var->pixclock < 1000) {
  756. htotal = var->xres + var->right_margin + var->hsync_len +
  757. var->left_margin;
  758. vtotal = var->yres + var->lower_margin + var->vsync_len +
  759. var->upper_margin;
  760. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  761. var->pixclock = KHZ2PICOS(var->pixclock);
  762. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  763. var->pixclock);
  764. }
  765. var->height = -1;
  766. var->width = -1;
  767. var->grayscale = 0;
  768. /* Preserve sync flags */
  769. var->sync |= mx3_fbi->sync;
  770. mx3_fbi->sync |= var->sync;
  771. return 0;
  772. }
  773. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  774. {
  775. chan &= 0xffff;
  776. chan >>= 16 - bf->length;
  777. return chan << bf->offset;
  778. }
  779. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  780. unsigned int green, unsigned int blue,
  781. unsigned int trans, struct fb_info *fbi)
  782. {
  783. struct mx3fb_info *mx3_fbi = fbi->par;
  784. u32 val;
  785. int ret = 1;
  786. dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
  787. mutex_lock(&mx3_fbi->mutex);
  788. /*
  789. * If greyscale is true, then we convert the RGB value
  790. * to greyscale no matter what visual we are using.
  791. */
  792. if (fbi->var.grayscale)
  793. red = green = blue = (19595 * red + 38470 * green +
  794. 7471 * blue) >> 16;
  795. switch (fbi->fix.visual) {
  796. case FB_VISUAL_TRUECOLOR:
  797. /*
  798. * 16-bit True Colour. We encode the RGB value
  799. * according to the RGB bitfield information.
  800. */
  801. if (regno < 16) {
  802. u32 *pal = fbi->pseudo_palette;
  803. val = chan_to_field(red, &fbi->var.red);
  804. val |= chan_to_field(green, &fbi->var.green);
  805. val |= chan_to_field(blue, &fbi->var.blue);
  806. pal[regno] = val;
  807. ret = 0;
  808. }
  809. break;
  810. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  811. case FB_VISUAL_PSEUDOCOLOR:
  812. break;
  813. }
  814. mutex_unlock(&mx3_fbi->mutex);
  815. return ret;
  816. }
  817. static void __blank(int blank, struct fb_info *fbi)
  818. {
  819. struct mx3fb_info *mx3_fbi = fbi->par;
  820. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  821. int was_blank = mx3_fbi->blank;
  822. mx3_fbi->blank = blank;
  823. /* Attention!
  824. * Do not call sdc_disable_channel() for a channel that is disabled
  825. * already! This will result in a kernel NULL pointer dereference
  826. * (mx3_fbi->txd is NULL). Hide the fact, that all blank modes are
  827. * handled equally by this driver.
  828. */
  829. if (blank > FB_BLANK_UNBLANK && was_blank > FB_BLANK_UNBLANK)
  830. return;
  831. switch (blank) {
  832. case FB_BLANK_POWERDOWN:
  833. case FB_BLANK_VSYNC_SUSPEND:
  834. case FB_BLANK_HSYNC_SUSPEND:
  835. case FB_BLANK_NORMAL:
  836. sdc_set_brightness(mx3fb, 0);
  837. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  838. /* Give LCD time to update - enough for 50 and 60 Hz */
  839. msleep(25);
  840. sdc_disable_channel(mx3_fbi);
  841. break;
  842. case FB_BLANK_UNBLANK:
  843. sdc_enable_channel(mx3_fbi);
  844. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  845. break;
  846. }
  847. }
  848. /**
  849. * mx3fb_blank() - blank the display.
  850. */
  851. static int mx3fb_blank(int blank, struct fb_info *fbi)
  852. {
  853. struct mx3fb_info *mx3_fbi = fbi->par;
  854. dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
  855. blank, fbi->screen_base, fbi->fix.smem_len);
  856. if (mx3_fbi->blank == blank)
  857. return 0;
  858. mutex_lock(&mx3_fbi->mutex);
  859. __blank(blank, fbi);
  860. mutex_unlock(&mx3_fbi->mutex);
  861. return 0;
  862. }
  863. /**
  864. * mx3fb_pan_display() - pan or wrap the display
  865. * @var: variable screen buffer information.
  866. * @info: framebuffer information pointer.
  867. *
  868. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  869. */
  870. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  871. struct fb_info *fbi)
  872. {
  873. struct mx3fb_info *mx3_fbi = fbi->par;
  874. u32 y_bottom;
  875. unsigned long base;
  876. off_t offset;
  877. dma_cookie_t cookie;
  878. struct scatterlist *sg = mx3_fbi->sg;
  879. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  880. struct dma_async_tx_descriptor *txd;
  881. int ret;
  882. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  883. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  884. if (var->xoffset > 0) {
  885. dev_dbg(fbi->device, "x panning not supported\n");
  886. return -EINVAL;
  887. }
  888. if (fbi->var.xoffset == var->xoffset &&
  889. fbi->var.yoffset == var->yoffset)
  890. return 0; /* No change, do nothing */
  891. y_bottom = var->yoffset;
  892. if (!(var->vmode & FB_VMODE_YWRAP))
  893. y_bottom += fbi->var.yres;
  894. if (y_bottom > fbi->var.yres_virtual)
  895. return -EINVAL;
  896. mutex_lock(&mx3_fbi->mutex);
  897. offset = var->yoffset * fbi->fix.line_length
  898. + var->xoffset * (fbi->var.bits_per_pixel / 8);
  899. base = fbi->fix.smem_start + offset;
  900. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  901. mx3_fbi->cur_ipu_buf, base);
  902. /*
  903. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  904. * which we will need for the next device_prep_slave_sg(). The
  905. * IRQ-handler will disable the IRQ again.
  906. */
  907. init_completion(&mx3_fbi->flip_cmpl);
  908. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  909. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  910. if (ret <= 0) {
  911. mutex_unlock(&mx3_fbi->mutex);
  912. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  913. "user interrupt" : "timeout");
  914. disable_irq(mx3_fbi->idmac_channel->eof_irq);
  915. return ret ? : -ETIMEDOUT;
  916. }
  917. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  918. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  919. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  920. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  921. offset_in_page(fbi->screen_base + offset));
  922. if (mx3_fbi->txd)
  923. async_tx_ack(mx3_fbi->txd);
  924. txd = dmaengine_prep_slave_sg(dma_chan, sg +
  925. mx3_fbi->cur_ipu_buf, 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  926. if (!txd) {
  927. dev_err(fbi->device,
  928. "Error preparing a DMA transaction descriptor.\n");
  929. mutex_unlock(&mx3_fbi->mutex);
  930. return -EIO;
  931. }
  932. txd->callback_param = txd;
  933. txd->callback = mx3fb_dma_done;
  934. /*
  935. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  936. * should switch to another buffer
  937. */
  938. cookie = txd->tx_submit(txd);
  939. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  940. if (cookie < 0) {
  941. dev_err(fbi->device,
  942. "Error updating SDC buf %d to address=0x%08lX\n",
  943. mx3_fbi->cur_ipu_buf, base);
  944. mutex_unlock(&mx3_fbi->mutex);
  945. return -EIO;
  946. }
  947. mx3_fbi->txd = txd;
  948. fbi->var.xoffset = var->xoffset;
  949. fbi->var.yoffset = var->yoffset;
  950. if (var->vmode & FB_VMODE_YWRAP)
  951. fbi->var.vmode |= FB_VMODE_YWRAP;
  952. else
  953. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  954. mutex_unlock(&mx3_fbi->mutex);
  955. dev_dbg(fbi->device, "Update complete\n");
  956. return 0;
  957. }
  958. /*
  959. * This structure contains the pointers to the control functions that are
  960. * invoked by the core framebuffer driver to perform operations like
  961. * blitting, rectangle filling, copy regions and cursor definition.
  962. */
  963. static struct fb_ops mx3fb_ops = {
  964. .owner = THIS_MODULE,
  965. .fb_set_par = mx3fb_set_par,
  966. .fb_check_var = mx3fb_check_var,
  967. .fb_setcolreg = mx3fb_setcolreg,
  968. .fb_pan_display = mx3fb_pan_display,
  969. .fb_fillrect = cfb_fillrect,
  970. .fb_copyarea = cfb_copyarea,
  971. .fb_imageblit = cfb_imageblit,
  972. .fb_blank = mx3fb_blank,
  973. };
  974. #ifdef CONFIG_PM
  975. /*
  976. * Power management hooks. Note that we won't be called from IRQ context,
  977. * unlike the blank functions above, so we may sleep.
  978. */
  979. /*
  980. * Suspends the framebuffer and blanks the screen. Power management support
  981. */
  982. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  983. {
  984. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  985. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  986. console_lock();
  987. fb_set_suspend(mx3fb->fbi, 1);
  988. console_unlock();
  989. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  990. sdc_disable_channel(mx3_fbi);
  991. sdc_set_brightness(mx3fb, 0);
  992. }
  993. return 0;
  994. }
  995. /*
  996. * Resumes the framebuffer and unblanks the screen. Power management support
  997. */
  998. static int mx3fb_resume(struct platform_device *pdev)
  999. {
  1000. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1001. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1002. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1003. sdc_enable_channel(mx3_fbi);
  1004. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  1005. }
  1006. console_lock();
  1007. fb_set_suspend(mx3fb->fbi, 0);
  1008. console_unlock();
  1009. return 0;
  1010. }
  1011. #else
  1012. #define mx3fb_suspend NULL
  1013. #define mx3fb_resume NULL
  1014. #endif
  1015. /*
  1016. * Main framebuffer functions
  1017. */
  1018. /**
  1019. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1020. * @fbi: framebuffer information pointer
  1021. * @mem_len: length of mapped memory
  1022. * @lock: do not lock during initialisation
  1023. * @return: Error code indicating success or failure
  1024. *
  1025. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1026. * allow palette and pixel writes to occur without flushing the cache. Once this
  1027. * area is remapped, all virtual memory access to the video memory should occur
  1028. * at the new region.
  1029. */
  1030. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  1031. bool lock)
  1032. {
  1033. int retval = 0;
  1034. dma_addr_t addr;
  1035. fbi->screen_base = dma_alloc_writecombine(fbi->device,
  1036. mem_len,
  1037. &addr, GFP_DMA);
  1038. if (!fbi->screen_base) {
  1039. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1040. mem_len);
  1041. retval = -EBUSY;
  1042. goto err0;
  1043. }
  1044. if (lock)
  1045. mutex_lock(&fbi->mm_lock);
  1046. fbi->fix.smem_start = addr;
  1047. fbi->fix.smem_len = mem_len;
  1048. if (lock)
  1049. mutex_unlock(&fbi->mm_lock);
  1050. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1051. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1052. fbi->screen_size = fbi->fix.smem_len;
  1053. /* Clear the screen */
  1054. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1055. return 0;
  1056. err0:
  1057. fbi->fix.smem_len = 0;
  1058. fbi->fix.smem_start = 0;
  1059. fbi->screen_base = NULL;
  1060. return retval;
  1061. }
  1062. /**
  1063. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1064. * @fbi: framebuffer information pointer
  1065. * @return: error code indicating success or failure
  1066. */
  1067. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1068. {
  1069. dma_free_writecombine(fbi->device, fbi->fix.smem_len,
  1070. fbi->screen_base, fbi->fix.smem_start);
  1071. fbi->screen_base = 0;
  1072. mutex_lock(&fbi->mm_lock);
  1073. fbi->fix.smem_start = 0;
  1074. fbi->fix.smem_len = 0;
  1075. mutex_unlock(&fbi->mm_lock);
  1076. return 0;
  1077. }
  1078. /**
  1079. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1080. * @return: initialized framebuffer structure.
  1081. */
  1082. static struct fb_info *mx3fb_init_fbinfo(struct device *dev, struct fb_ops *ops)
  1083. {
  1084. struct fb_info *fbi;
  1085. struct mx3fb_info *mx3fbi;
  1086. int ret;
  1087. /* Allocate sufficient memory for the fb structure */
  1088. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1089. if (!fbi)
  1090. return NULL;
  1091. mx3fbi = fbi->par;
  1092. mx3fbi->cookie = -EINVAL;
  1093. mx3fbi->cur_ipu_buf = 0;
  1094. fbi->var.activate = FB_ACTIVATE_NOW;
  1095. fbi->fbops = ops;
  1096. fbi->flags = FBINFO_FLAG_DEFAULT;
  1097. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1098. mutex_init(&mx3fbi->mutex);
  1099. /* Allocate colormap */
  1100. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1101. if (ret < 0) {
  1102. framebuffer_release(fbi);
  1103. return NULL;
  1104. }
  1105. return fbi;
  1106. }
  1107. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1108. {
  1109. struct device *dev = mx3fb->dev;
  1110. struct mx3fb_platform_data *mx3fb_pdata = dev->platform_data;
  1111. const char *name = mx3fb_pdata->name;
  1112. unsigned int irq;
  1113. struct fb_info *fbi;
  1114. struct mx3fb_info *mx3fbi;
  1115. const struct fb_videomode *mode;
  1116. int ret, num_modes;
  1117. if (mx3fb_pdata->disp_data_fmt >= ARRAY_SIZE(di_mappings)) {
  1118. dev_err(dev, "Illegal display data format %d\n",
  1119. mx3fb_pdata->disp_data_fmt);
  1120. return -EINVAL;
  1121. }
  1122. ichan->client = mx3fb;
  1123. irq = ichan->eof_irq;
  1124. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1125. return -EINVAL;
  1126. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1127. if (!fbi)
  1128. return -ENOMEM;
  1129. if (!fb_mode)
  1130. fb_mode = name;
  1131. if (!fb_mode) {
  1132. ret = -EINVAL;
  1133. goto emode;
  1134. }
  1135. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1136. mode = mx3fb_pdata->mode;
  1137. num_modes = mx3fb_pdata->num_modes;
  1138. } else {
  1139. mode = mx3fb_modedb;
  1140. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1141. }
  1142. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1143. num_modes, NULL, default_bpp)) {
  1144. ret = -EBUSY;
  1145. goto emode;
  1146. }
  1147. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1148. /* Default Y virtual size is 2x panel size */
  1149. fbi->var.yres_virtual = fbi->var.yres * 2;
  1150. mx3fb->fbi = fbi;
  1151. /* set Display Interface clock period */
  1152. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1153. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1154. sdc_set_brightness(mx3fb, 255);
  1155. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1156. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1157. mx3fbi = fbi->par;
  1158. mx3fbi->idmac_channel = ichan;
  1159. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1160. mx3fbi->mx3fb = mx3fb;
  1161. mx3fbi->blank = FB_BLANK_NORMAL;
  1162. mx3fb->disp_data_fmt = mx3fb_pdata->disp_data_fmt;
  1163. init_completion(&mx3fbi->flip_cmpl);
  1164. disable_irq(ichan->eof_irq);
  1165. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1166. ret = __set_par(fbi, false);
  1167. if (ret < 0)
  1168. goto esetpar;
  1169. __blank(FB_BLANK_UNBLANK, fbi);
  1170. dev_info(dev, "registered, using mode %s\n", fb_mode);
  1171. ret = register_framebuffer(fbi);
  1172. if (ret < 0)
  1173. goto erfb;
  1174. return 0;
  1175. erfb:
  1176. esetpar:
  1177. emode:
  1178. fb_dealloc_cmap(&fbi->cmap);
  1179. framebuffer_release(fbi);
  1180. return ret;
  1181. }
  1182. static bool chan_filter(struct dma_chan *chan, void *arg)
  1183. {
  1184. struct dma_chan_request *rq = arg;
  1185. struct device *dev;
  1186. struct mx3fb_platform_data *mx3fb_pdata;
  1187. if (!imx_dma_is_ipu(chan))
  1188. return false;
  1189. if (!rq)
  1190. return false;
  1191. dev = rq->mx3fb->dev;
  1192. mx3fb_pdata = dev->platform_data;
  1193. return rq->id == chan->chan_id &&
  1194. mx3fb_pdata->dma_dev == chan->device->dev;
  1195. }
  1196. static void release_fbi(struct fb_info *fbi)
  1197. {
  1198. mx3fb_unmap_video_memory(fbi);
  1199. fb_dealloc_cmap(&fbi->cmap);
  1200. unregister_framebuffer(fbi);
  1201. framebuffer_release(fbi);
  1202. }
  1203. static int mx3fb_probe(struct platform_device *pdev)
  1204. {
  1205. struct device *dev = &pdev->dev;
  1206. int ret;
  1207. struct resource *sdc_reg;
  1208. struct mx3fb_data *mx3fb;
  1209. dma_cap_mask_t mask;
  1210. struct dma_chan *chan;
  1211. struct dma_chan_request rq;
  1212. /*
  1213. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1214. * registers
  1215. */
  1216. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1217. if (!sdc_reg)
  1218. return -EINVAL;
  1219. mx3fb = kzalloc(sizeof(*mx3fb), GFP_KERNEL);
  1220. if (!mx3fb)
  1221. return -ENOMEM;
  1222. spin_lock_init(&mx3fb->lock);
  1223. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1224. if (!mx3fb->reg_base) {
  1225. ret = -ENOMEM;
  1226. goto eremap;
  1227. }
  1228. pr_debug("Remapped %pR at %p\n", sdc_reg, mx3fb->reg_base);
  1229. /* IDMAC interface */
  1230. dmaengine_get();
  1231. mx3fb->dev = dev;
  1232. platform_set_drvdata(pdev, mx3fb);
  1233. rq.mx3fb = mx3fb;
  1234. dma_cap_zero(mask);
  1235. dma_cap_set(DMA_SLAVE, mask);
  1236. dma_cap_set(DMA_PRIVATE, mask);
  1237. rq.id = IDMAC_SDC_0;
  1238. chan = dma_request_channel(mask, chan_filter, &rq);
  1239. if (!chan) {
  1240. ret = -EBUSY;
  1241. goto ersdc0;
  1242. }
  1243. mx3fb->backlight_level = 255;
  1244. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1245. if (ret < 0)
  1246. goto eisdc0;
  1247. return 0;
  1248. eisdc0:
  1249. dma_release_channel(chan);
  1250. ersdc0:
  1251. dmaengine_put();
  1252. iounmap(mx3fb->reg_base);
  1253. eremap:
  1254. kfree(mx3fb);
  1255. dev_err(dev, "mx3fb: failed to register fb\n");
  1256. return ret;
  1257. }
  1258. static int mx3fb_remove(struct platform_device *dev)
  1259. {
  1260. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1261. struct fb_info *fbi = mx3fb->fbi;
  1262. struct mx3fb_info *mx3_fbi = fbi->par;
  1263. struct dma_chan *chan;
  1264. chan = &mx3_fbi->idmac_channel->dma_chan;
  1265. release_fbi(fbi);
  1266. dma_release_channel(chan);
  1267. dmaengine_put();
  1268. iounmap(mx3fb->reg_base);
  1269. kfree(mx3fb);
  1270. return 0;
  1271. }
  1272. static struct platform_driver mx3fb_driver = {
  1273. .driver = {
  1274. .name = MX3FB_NAME,
  1275. },
  1276. .probe = mx3fb_probe,
  1277. .remove = mx3fb_remove,
  1278. .suspend = mx3fb_suspend,
  1279. .resume = mx3fb_resume,
  1280. };
  1281. /*
  1282. * Parse user specified options (`video=mx3fb:')
  1283. * example:
  1284. * video=mx3fb:bpp=16
  1285. */
  1286. static int __init mx3fb_setup(void)
  1287. {
  1288. #ifndef MODULE
  1289. char *opt, *options = NULL;
  1290. if (fb_get_options("mx3fb", &options))
  1291. return -ENODEV;
  1292. if (!options || !*options)
  1293. return 0;
  1294. while ((opt = strsep(&options, ",")) != NULL) {
  1295. if (!*opt)
  1296. continue;
  1297. if (!strncmp(opt, "bpp=", 4))
  1298. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1299. else
  1300. fb_mode = opt;
  1301. }
  1302. #endif
  1303. return 0;
  1304. }
  1305. static int __init mx3fb_init(void)
  1306. {
  1307. int ret = mx3fb_setup();
  1308. if (ret < 0)
  1309. return ret;
  1310. ret = platform_driver_register(&mx3fb_driver);
  1311. return ret;
  1312. }
  1313. static void __exit mx3fb_exit(void)
  1314. {
  1315. platform_driver_unregister(&mx3fb_driver);
  1316. }
  1317. module_init(mx3fb_init);
  1318. module_exit(mx3fb_exit);
  1319. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1320. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1321. MODULE_ALIAS("platform:" MX3FB_NAME);
  1322. MODULE_LICENSE("GPL v2");