alchemy-common.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * USB block power/access management abstraction.
  3. *
  4. * Au1000+: The OHCI block control register is at the far end of the OHCI memory
  5. * area. Au1550 has OHCI on different base address. No need to handle
  6. * UDC here.
  7. * Au1200: one register to control access and clocks to O/EHCI, UDC and OTG
  8. * as well as the PHY for EHCI and UDC.
  9. *
  10. */
  11. #include <linux/init.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/syscore_ops.h>
  16. #include <asm/mach-au1x00/au1000.h>
  17. /* control register offsets */
  18. #define AU1000_OHCICFG 0x7fffc
  19. #define AU1550_OHCICFG 0x07ffc
  20. #define AU1200_USBCFG 0x04
  21. /* Au1000 USB block config bits */
  22. #define USBHEN_RD (1 << 4) /* OHCI reset-done indicator */
  23. #define USBHEN_CE (1 << 3) /* OHCI block clock enable */
  24. #define USBHEN_E (1 << 2) /* OHCI block enable */
  25. #define USBHEN_C (1 << 1) /* OHCI block coherency bit */
  26. #define USBHEN_BE (1 << 0) /* OHCI Big-Endian */
  27. /* Au1200 USB config bits */
  28. #define USBCFG_PFEN (1 << 31) /* prefetch enable (undoc) */
  29. #define USBCFG_RDCOMB (1 << 30) /* read combining (undoc) */
  30. #define USBCFG_UNKNOWN (5 << 20) /* unknown, leave this way */
  31. #define USBCFG_SSD (1 << 23) /* serial short detect en */
  32. #define USBCFG_PPE (1 << 19) /* HS PHY PLL */
  33. #define USBCFG_UCE (1 << 18) /* UDC clock enable */
  34. #define USBCFG_ECE (1 << 17) /* EHCI clock enable */
  35. #define USBCFG_OCE (1 << 16) /* OHCI clock enable */
  36. #define USBCFG_FLA(x) (((x) & 0x3f) << 8)
  37. #define USBCFG_UCAM (1 << 7) /* coherent access (undoc) */
  38. #define USBCFG_GME (1 << 6) /* OTG mem access */
  39. #define USBCFG_DBE (1 << 5) /* UDC busmaster enable */
  40. #define USBCFG_DME (1 << 4) /* UDC mem enable */
  41. #define USBCFG_EBE (1 << 3) /* EHCI busmaster enable */
  42. #define USBCFG_EME (1 << 2) /* EHCI mem enable */
  43. #define USBCFG_OBE (1 << 1) /* OHCI busmaster enable */
  44. #define USBCFG_OME (1 << 0) /* OHCI mem enable */
  45. #define USBCFG_INIT_AU1200 (USBCFG_PFEN | USBCFG_RDCOMB | USBCFG_UNKNOWN |\
  46. USBCFG_SSD | USBCFG_FLA(0x20) | USBCFG_UCAM | \
  47. USBCFG_GME | USBCFG_DBE | USBCFG_DME | \
  48. USBCFG_EBE | USBCFG_EME | USBCFG_OBE | \
  49. USBCFG_OME)
  50. /* Au1300 USB config registers */
  51. #define USB_DWC_CTRL1 0x00
  52. #define USB_DWC_CTRL2 0x04
  53. #define USB_VBUS_TIMER 0x10
  54. #define USB_SBUS_CTRL 0x14
  55. #define USB_MSR_ERR 0x18
  56. #define USB_DWC_CTRL3 0x1C
  57. #define USB_DWC_CTRL4 0x20
  58. #define USB_OTG_STATUS 0x28
  59. #define USB_DWC_CTRL5 0x2C
  60. #define USB_DWC_CTRL6 0x30
  61. #define USB_DWC_CTRL7 0x34
  62. #define USB_PHY_STATUS 0xC0
  63. #define USB_INT_STATUS 0xC4
  64. #define USB_INT_ENABLE 0xC8
  65. #define USB_DWC_CTRL1_OTGD 0x04 /* set to DISable OTG */
  66. #define USB_DWC_CTRL1_HSTRS 0x02 /* set to ENable EHCI */
  67. #define USB_DWC_CTRL1_DCRS 0x01 /* set to ENable UDC */
  68. #define USB_DWC_CTRL2_PHY1RS 0x04 /* set to enable PHY1 */
  69. #define USB_DWC_CTRL2_PHY0RS 0x02 /* set to enable PHY0 */
  70. #define USB_DWC_CTRL2_PHYRS 0x01 /* set to enable PHY */
  71. #define USB_DWC_CTRL3_OHCI1_CKEN (1 << 19)
  72. #define USB_DWC_CTRL3_OHCI0_CKEN (1 << 18)
  73. #define USB_DWC_CTRL3_EHCI0_CKEN (1 << 17)
  74. #define USB_DWC_CTRL3_OTG0_CKEN (1 << 16)
  75. #define USB_SBUS_CTRL_SBCA 0x04 /* coherent access */
  76. #define USB_INTEN_FORCE 0x20
  77. #define USB_INTEN_PHY 0x10
  78. #define USB_INTEN_UDC 0x08
  79. #define USB_INTEN_EHCI 0x04
  80. #define USB_INTEN_OHCI1 0x02
  81. #define USB_INTEN_OHCI0 0x01
  82. static DEFINE_SPINLOCK(alchemy_usb_lock);
  83. static inline void __au1300_usb_phyctl(void __iomem *base, int enable)
  84. {
  85. unsigned long r, s;
  86. r = __raw_readl(base + USB_DWC_CTRL2);
  87. s = __raw_readl(base + USB_DWC_CTRL3);
  88. s &= USB_DWC_CTRL3_OHCI1_CKEN | USB_DWC_CTRL3_OHCI0_CKEN |
  89. USB_DWC_CTRL3_EHCI0_CKEN | USB_DWC_CTRL3_OTG0_CKEN;
  90. if (enable) {
  91. /* simply enable all PHYs */
  92. r |= USB_DWC_CTRL2_PHY1RS | USB_DWC_CTRL2_PHY0RS |
  93. USB_DWC_CTRL2_PHYRS;
  94. __raw_writel(r, base + USB_DWC_CTRL2);
  95. wmb();
  96. } else if (!s) {
  97. /* no USB block active, do disable all PHYs */
  98. r &= ~(USB_DWC_CTRL2_PHY1RS | USB_DWC_CTRL2_PHY0RS |
  99. USB_DWC_CTRL2_PHYRS);
  100. __raw_writel(r, base + USB_DWC_CTRL2);
  101. wmb();
  102. }
  103. }
  104. static inline void __au1300_ohci_control(void __iomem *base, int enable, int id)
  105. {
  106. unsigned long r;
  107. if (enable) {
  108. __raw_writel(1, base + USB_DWC_CTRL7); /* start OHCI clock */
  109. wmb();
  110. r = __raw_readl(base + USB_DWC_CTRL3); /* enable OHCI block */
  111. r |= (id == 0) ? USB_DWC_CTRL3_OHCI0_CKEN
  112. : USB_DWC_CTRL3_OHCI1_CKEN;
  113. __raw_writel(r, base + USB_DWC_CTRL3);
  114. wmb();
  115. __au1300_usb_phyctl(base, enable); /* power up the PHYs */
  116. r = __raw_readl(base + USB_INT_ENABLE);
  117. r |= (id == 0) ? USB_INTEN_OHCI0 : USB_INTEN_OHCI1;
  118. __raw_writel(r, base + USB_INT_ENABLE);
  119. wmb();
  120. /* reset the OHCI start clock bit */
  121. __raw_writel(0, base + USB_DWC_CTRL7);
  122. wmb();
  123. } else {
  124. r = __raw_readl(base + USB_INT_ENABLE);
  125. r &= ~((id == 0) ? USB_INTEN_OHCI0 : USB_INTEN_OHCI1);
  126. __raw_writel(r, base + USB_INT_ENABLE);
  127. wmb();
  128. r = __raw_readl(base + USB_DWC_CTRL3);
  129. r &= ~((id == 0) ? USB_DWC_CTRL3_OHCI0_CKEN
  130. : USB_DWC_CTRL3_OHCI1_CKEN);
  131. __raw_writel(r, base + USB_DWC_CTRL3);
  132. wmb();
  133. __au1300_usb_phyctl(base, enable);
  134. }
  135. }
  136. static inline void __au1300_ehci_control(void __iomem *base, int enable)
  137. {
  138. unsigned long r;
  139. if (enable) {
  140. r = __raw_readl(base + USB_DWC_CTRL3);
  141. r |= USB_DWC_CTRL3_EHCI0_CKEN;
  142. __raw_writel(r, base + USB_DWC_CTRL3);
  143. wmb();
  144. r = __raw_readl(base + USB_DWC_CTRL1);
  145. r |= USB_DWC_CTRL1_HSTRS;
  146. __raw_writel(r, base + USB_DWC_CTRL1);
  147. wmb();
  148. __au1300_usb_phyctl(base, enable);
  149. r = __raw_readl(base + USB_INT_ENABLE);
  150. r |= USB_INTEN_EHCI;
  151. __raw_writel(r, base + USB_INT_ENABLE);
  152. wmb();
  153. } else {
  154. r = __raw_readl(base + USB_INT_ENABLE);
  155. r &= ~USB_INTEN_EHCI;
  156. __raw_writel(r, base + USB_INT_ENABLE);
  157. wmb();
  158. r = __raw_readl(base + USB_DWC_CTRL1);
  159. r &= ~USB_DWC_CTRL1_HSTRS;
  160. __raw_writel(r, base + USB_DWC_CTRL1);
  161. wmb();
  162. r = __raw_readl(base + USB_DWC_CTRL3);
  163. r &= ~USB_DWC_CTRL3_EHCI0_CKEN;
  164. __raw_writel(r, base + USB_DWC_CTRL3);
  165. wmb();
  166. __au1300_usb_phyctl(base, enable);
  167. }
  168. }
  169. static inline void __au1300_udc_control(void __iomem *base, int enable)
  170. {
  171. unsigned long r;
  172. if (enable) {
  173. r = __raw_readl(base + USB_DWC_CTRL1);
  174. r |= USB_DWC_CTRL1_DCRS;
  175. __raw_writel(r, base + USB_DWC_CTRL1);
  176. wmb();
  177. __au1300_usb_phyctl(base, enable);
  178. r = __raw_readl(base + USB_INT_ENABLE);
  179. r |= USB_INTEN_UDC;
  180. __raw_writel(r, base + USB_INT_ENABLE);
  181. wmb();
  182. } else {
  183. r = __raw_readl(base + USB_INT_ENABLE);
  184. r &= ~USB_INTEN_UDC;
  185. __raw_writel(r, base + USB_INT_ENABLE);
  186. wmb();
  187. r = __raw_readl(base + USB_DWC_CTRL1);
  188. r &= ~USB_DWC_CTRL1_DCRS;
  189. __raw_writel(r, base + USB_DWC_CTRL1);
  190. wmb();
  191. __au1300_usb_phyctl(base, enable);
  192. }
  193. }
  194. static inline void __au1300_otg_control(void __iomem *base, int enable)
  195. {
  196. unsigned long r;
  197. if (enable) {
  198. r = __raw_readl(base + USB_DWC_CTRL3);
  199. r |= USB_DWC_CTRL3_OTG0_CKEN;
  200. __raw_writel(r, base + USB_DWC_CTRL3);
  201. wmb();
  202. r = __raw_readl(base + USB_DWC_CTRL1);
  203. r &= ~USB_DWC_CTRL1_OTGD;
  204. __raw_writel(r, base + USB_DWC_CTRL1);
  205. wmb();
  206. __au1300_usb_phyctl(base, enable);
  207. } else {
  208. r = __raw_readl(base + USB_DWC_CTRL1);
  209. r |= USB_DWC_CTRL1_OTGD;
  210. __raw_writel(r, base + USB_DWC_CTRL1);
  211. wmb();
  212. r = __raw_readl(base + USB_DWC_CTRL3);
  213. r &= ~USB_DWC_CTRL3_OTG0_CKEN;
  214. __raw_writel(r, base + USB_DWC_CTRL3);
  215. wmb();
  216. __au1300_usb_phyctl(base, enable);
  217. }
  218. }
  219. static inline int au1300_usb_control(int block, int enable)
  220. {
  221. void __iomem *base =
  222. (void __iomem *)KSEG1ADDR(AU1300_USB_CTL_PHYS_ADDR);
  223. int ret = 0;
  224. switch (block) {
  225. case ALCHEMY_USB_OHCI0:
  226. __au1300_ohci_control(base, enable, 0);
  227. break;
  228. case ALCHEMY_USB_OHCI1:
  229. __au1300_ohci_control(base, enable, 1);
  230. break;
  231. case ALCHEMY_USB_EHCI0:
  232. __au1300_ehci_control(base, enable);
  233. break;
  234. case ALCHEMY_USB_UDC0:
  235. __au1300_udc_control(base, enable);
  236. break;
  237. case ALCHEMY_USB_OTG0:
  238. __au1300_otg_control(base, enable);
  239. break;
  240. default:
  241. ret = -ENODEV;
  242. }
  243. return ret;
  244. }
  245. static inline void au1300_usb_init(void)
  246. {
  247. void __iomem *base =
  248. (void __iomem *)KSEG1ADDR(AU1300_USB_CTL_PHYS_ADDR);
  249. /* set some sane defaults. Note: we don't fiddle with DWC_CTRL4
  250. * here at all: Port 2 routing (EHCI or UDC) must be set either
  251. * by boot firmware or platform init code; I can't autodetect
  252. * a sane setting.
  253. */
  254. __raw_writel(0, base + USB_INT_ENABLE); /* disable all USB irqs */
  255. wmb();
  256. __raw_writel(0, base + USB_DWC_CTRL3); /* disable all clocks */
  257. wmb();
  258. __raw_writel(~0, base + USB_MSR_ERR); /* clear all errors */
  259. wmb();
  260. __raw_writel(~0, base + USB_INT_STATUS); /* clear int status */
  261. wmb();
  262. /* set coherent access bit */
  263. __raw_writel(USB_SBUS_CTRL_SBCA, base + USB_SBUS_CTRL);
  264. wmb();
  265. }
  266. static inline void __au1200_ohci_control(void __iomem *base, int enable)
  267. {
  268. unsigned long r = __raw_readl(base + AU1200_USBCFG);
  269. if (enable) {
  270. __raw_writel(r | USBCFG_OCE, base + AU1200_USBCFG);
  271. wmb();
  272. udelay(2000);
  273. } else {
  274. __raw_writel(r & ~USBCFG_OCE, base + AU1200_USBCFG);
  275. wmb();
  276. udelay(1000);
  277. }
  278. }
  279. static inline void __au1200_ehci_control(void __iomem *base, int enable)
  280. {
  281. unsigned long r = __raw_readl(base + AU1200_USBCFG);
  282. if (enable) {
  283. __raw_writel(r | USBCFG_ECE | USBCFG_PPE, base + AU1200_USBCFG);
  284. wmb();
  285. udelay(1000);
  286. } else {
  287. if (!(r & USBCFG_UCE)) /* UDC also off? */
  288. r &= ~USBCFG_PPE; /* yes: disable HS PHY PLL */
  289. __raw_writel(r & ~USBCFG_ECE, base + AU1200_USBCFG);
  290. wmb();
  291. udelay(1000);
  292. }
  293. }
  294. static inline void __au1200_udc_control(void __iomem *base, int enable)
  295. {
  296. unsigned long r = __raw_readl(base + AU1200_USBCFG);
  297. if (enable) {
  298. __raw_writel(r | USBCFG_UCE | USBCFG_PPE, base + AU1200_USBCFG);
  299. wmb();
  300. } else {
  301. if (!(r & USBCFG_ECE)) /* EHCI also off? */
  302. r &= ~USBCFG_PPE; /* yes: disable HS PHY PLL */
  303. __raw_writel(r & ~USBCFG_UCE, base + AU1200_USBCFG);
  304. wmb();
  305. }
  306. }
  307. static inline int au1200_coherency_bug(void)
  308. {
  309. #if defined(CONFIG_DMA_COHERENT)
  310. /* Au1200 AB USB does not support coherent memory */
  311. if (!(read_c0_prid() & 0xff)) {
  312. printk(KERN_INFO "Au1200 USB: this is chip revision AB !!\n");
  313. printk(KERN_INFO "Au1200 USB: update your board or re-configure"
  314. " the kernel\n");
  315. return -ENODEV;
  316. }
  317. #endif
  318. return 0;
  319. }
  320. static inline int au1200_usb_control(int block, int enable)
  321. {
  322. void __iomem *base =
  323. (void __iomem *)KSEG1ADDR(AU1200_USB_CTL_PHYS_ADDR);
  324. int ret = 0;
  325. switch (block) {
  326. case ALCHEMY_USB_OHCI0:
  327. ret = au1200_coherency_bug();
  328. if (ret && enable)
  329. goto out;
  330. __au1200_ohci_control(base, enable);
  331. break;
  332. case ALCHEMY_USB_UDC0:
  333. __au1200_udc_control(base, enable);
  334. break;
  335. case ALCHEMY_USB_EHCI0:
  336. ret = au1200_coherency_bug();
  337. if (ret && enable)
  338. goto out;
  339. __au1200_ehci_control(base, enable);
  340. break;
  341. default:
  342. ret = -ENODEV;
  343. }
  344. out:
  345. return ret;
  346. }
  347. /* initialize USB block(s) to a known working state */
  348. static inline void au1200_usb_init(void)
  349. {
  350. void __iomem *base =
  351. (void __iomem *)KSEG1ADDR(AU1200_USB_CTL_PHYS_ADDR);
  352. __raw_writel(USBCFG_INIT_AU1200, base + AU1200_USBCFG);
  353. wmb();
  354. udelay(1000);
  355. }
  356. static inline void au1000_usb_init(unsigned long rb, int reg)
  357. {
  358. void __iomem *base = (void __iomem *)KSEG1ADDR(rb + reg);
  359. unsigned long r = __raw_readl(base);
  360. #if defined(__BIG_ENDIAN)
  361. r |= USBHEN_BE;
  362. #endif
  363. r |= USBHEN_C;
  364. __raw_writel(r, base);
  365. wmb();
  366. udelay(1000);
  367. }
  368. static inline void __au1xx0_ohci_control(int enable, unsigned long rb, int creg)
  369. {
  370. void __iomem *base = (void __iomem *)KSEG1ADDR(rb);
  371. unsigned long r = __raw_readl(base + creg);
  372. if (enable) {
  373. __raw_writel(r | USBHEN_CE, base + creg);
  374. wmb();
  375. udelay(1000);
  376. __raw_writel(r | USBHEN_CE | USBHEN_E, base + creg);
  377. wmb();
  378. udelay(1000);
  379. /* wait for reset complete (read reg twice: au1500 erratum) */
  380. while (__raw_readl(base + creg),
  381. !(__raw_readl(base + creg) & USBHEN_RD))
  382. udelay(1000);
  383. } else {
  384. __raw_writel(r & ~(USBHEN_CE | USBHEN_E), base + creg);
  385. wmb();
  386. }
  387. }
  388. static inline int au1000_usb_control(int block, int enable, unsigned long rb,
  389. int creg)
  390. {
  391. int ret = 0;
  392. switch (block) {
  393. case ALCHEMY_USB_OHCI0:
  394. __au1xx0_ohci_control(enable, rb, creg);
  395. break;
  396. default:
  397. ret = -ENODEV;
  398. }
  399. return ret;
  400. }
  401. /*
  402. * alchemy_usb_control - control Alchemy on-chip USB blocks
  403. * @block: USB block to target
  404. * @enable: set 1 to enable a block, 0 to disable
  405. */
  406. int alchemy_usb_control(int block, int enable)
  407. {
  408. unsigned long flags;
  409. int ret;
  410. spin_lock_irqsave(&alchemy_usb_lock, flags);
  411. switch (alchemy_get_cputype()) {
  412. case ALCHEMY_CPU_AU1000:
  413. case ALCHEMY_CPU_AU1500:
  414. case ALCHEMY_CPU_AU1100:
  415. ret = au1000_usb_control(block, enable,
  416. AU1000_USB_OHCI_PHYS_ADDR, AU1000_OHCICFG);
  417. break;
  418. case ALCHEMY_CPU_AU1550:
  419. ret = au1000_usb_control(block, enable,
  420. AU1550_USB_OHCI_PHYS_ADDR, AU1550_OHCICFG);
  421. break;
  422. case ALCHEMY_CPU_AU1200:
  423. ret = au1200_usb_control(block, enable);
  424. break;
  425. case ALCHEMY_CPU_AU1300:
  426. ret = au1300_usb_control(block, enable);
  427. break;
  428. default:
  429. ret = -ENODEV;
  430. }
  431. spin_unlock_irqrestore(&alchemy_usb_lock, flags);
  432. return ret;
  433. }
  434. EXPORT_SYMBOL_GPL(alchemy_usb_control);
  435. static unsigned long alchemy_usb_pmdata[2];
  436. static void au1000_usb_pm(unsigned long br, int creg, int susp)
  437. {
  438. void __iomem *base = (void __iomem *)KSEG1ADDR(br);
  439. if (susp) {
  440. alchemy_usb_pmdata[0] = __raw_readl(base + creg);
  441. /* There appears to be some undocumented reset register.... */
  442. __raw_writel(0, base + 0x04);
  443. wmb();
  444. __raw_writel(0, base + creg);
  445. wmb();
  446. } else {
  447. __raw_writel(alchemy_usb_pmdata[0], base + creg);
  448. wmb();
  449. }
  450. }
  451. static void au1200_usb_pm(int susp)
  452. {
  453. void __iomem *base =
  454. (void __iomem *)KSEG1ADDR(AU1200_USB_OTG_PHYS_ADDR);
  455. if (susp) {
  456. /* save OTG_CAP/MUX registers which indicate port routing */
  457. /* FIXME: write an OTG driver to do that */
  458. alchemy_usb_pmdata[0] = __raw_readl(base + 0x00);
  459. alchemy_usb_pmdata[1] = __raw_readl(base + 0x04);
  460. } else {
  461. /* restore access to all MMIO areas */
  462. au1200_usb_init();
  463. /* restore OTG_CAP/MUX registers */
  464. __raw_writel(alchemy_usb_pmdata[0], base + 0x00);
  465. __raw_writel(alchemy_usb_pmdata[1], base + 0x04);
  466. wmb();
  467. }
  468. }
  469. static void au1300_usb_pm(int susp)
  470. {
  471. void __iomem *base =
  472. (void __iomem *)KSEG1ADDR(AU1300_USB_CTL_PHYS_ADDR);
  473. /* remember Port2 routing */
  474. if (susp) {
  475. alchemy_usb_pmdata[0] = __raw_readl(base + USB_DWC_CTRL4);
  476. } else {
  477. au1300_usb_init();
  478. __raw_writel(alchemy_usb_pmdata[0], base + USB_DWC_CTRL4);
  479. wmb();
  480. }
  481. }
  482. static void alchemy_usb_pm(int susp)
  483. {
  484. switch (alchemy_get_cputype()) {
  485. case ALCHEMY_CPU_AU1000:
  486. case ALCHEMY_CPU_AU1500:
  487. case ALCHEMY_CPU_AU1100:
  488. au1000_usb_pm(AU1000_USB_OHCI_PHYS_ADDR, AU1000_OHCICFG, susp);
  489. break;
  490. case ALCHEMY_CPU_AU1550:
  491. au1000_usb_pm(AU1550_USB_OHCI_PHYS_ADDR, AU1550_OHCICFG, susp);
  492. break;
  493. case ALCHEMY_CPU_AU1200:
  494. au1200_usb_pm(susp);
  495. break;
  496. case ALCHEMY_CPU_AU1300:
  497. au1300_usb_pm(susp);
  498. break;
  499. }
  500. }
  501. static int alchemy_usb_suspend(void)
  502. {
  503. alchemy_usb_pm(1);
  504. return 0;
  505. }
  506. static void alchemy_usb_resume(void)
  507. {
  508. alchemy_usb_pm(0);
  509. }
  510. static struct syscore_ops alchemy_usb_pm_ops = {
  511. .suspend = alchemy_usb_suspend,
  512. .resume = alchemy_usb_resume,
  513. };
  514. static int __init alchemy_usb_init(void)
  515. {
  516. switch (alchemy_get_cputype()) {
  517. case ALCHEMY_CPU_AU1000:
  518. case ALCHEMY_CPU_AU1500:
  519. case ALCHEMY_CPU_AU1100:
  520. au1000_usb_init(AU1000_USB_OHCI_PHYS_ADDR, AU1000_OHCICFG);
  521. break;
  522. case ALCHEMY_CPU_AU1550:
  523. au1000_usb_init(AU1550_USB_OHCI_PHYS_ADDR, AU1550_OHCICFG);
  524. break;
  525. case ALCHEMY_CPU_AU1200:
  526. au1200_usb_init();
  527. break;
  528. case ALCHEMY_CPU_AU1300:
  529. au1300_usb_init();
  530. break;
  531. }
  532. register_syscore_ops(&alchemy_usb_pm_ops);
  533. return 0;
  534. }
  535. arch_initcall(alchemy_usb_init);