r852.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123
  1. /*
  2. * Copyright © 2009 - Maxim Levitsky
  3. * driver for Ricoh xD readers
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/workqueue.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pci.h>
  15. #include <linux/pci_ids.h>
  16. #include <linux/delay.h>
  17. #include <linux/slab.h>
  18. #include <asm/byteorder.h>
  19. #include <linux/sched.h>
  20. #include "sm_common.h"
  21. #include "r852.h"
  22. static bool r852_enable_dma = 1;
  23. module_param(r852_enable_dma, bool, S_IRUGO);
  24. MODULE_PARM_DESC(r852_enable_dma, "Enable usage of the DMA (default)");
  25. static int debug;
  26. module_param(debug, int, S_IRUGO | S_IWUSR);
  27. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  28. /* read register */
  29. static inline uint8_t r852_read_reg(struct r852_device *dev, int address)
  30. {
  31. uint8_t reg = readb(dev->mmio + address);
  32. return reg;
  33. }
  34. /* write register */
  35. static inline void r852_write_reg(struct r852_device *dev,
  36. int address, uint8_t value)
  37. {
  38. writeb(value, dev->mmio + address);
  39. mmiowb();
  40. }
  41. /* read dword sized register */
  42. static inline uint32_t r852_read_reg_dword(struct r852_device *dev, int address)
  43. {
  44. uint32_t reg = le32_to_cpu(readl(dev->mmio + address));
  45. return reg;
  46. }
  47. /* write dword sized register */
  48. static inline void r852_write_reg_dword(struct r852_device *dev,
  49. int address, uint32_t value)
  50. {
  51. writel(cpu_to_le32(value), dev->mmio + address);
  52. mmiowb();
  53. }
  54. /* returns pointer to our private structure */
  55. static inline struct r852_device *r852_get_dev(struct mtd_info *mtd)
  56. {
  57. struct nand_chip *chip = mtd->priv;
  58. return chip->priv;
  59. }
  60. /* check if controller supports dma */
  61. static void r852_dma_test(struct r852_device *dev)
  62. {
  63. dev->dma_usable = (r852_read_reg(dev, R852_DMA_CAP) &
  64. (R852_DMA1 | R852_DMA2)) == (R852_DMA1 | R852_DMA2);
  65. if (!dev->dma_usable)
  66. message("Non dma capable device detected, dma disabled");
  67. if (!r852_enable_dma) {
  68. message("disabling dma on user request");
  69. dev->dma_usable = 0;
  70. }
  71. }
  72. /*
  73. * Enable dma. Enables ether first or second stage of the DMA,
  74. * Expects dev->dma_dir and dev->dma_state be set
  75. */
  76. static void r852_dma_enable(struct r852_device *dev)
  77. {
  78. uint8_t dma_reg, dma_irq_reg;
  79. /* Set up dma settings */
  80. dma_reg = r852_read_reg_dword(dev, R852_DMA_SETTINGS);
  81. dma_reg &= ~(R852_DMA_READ | R852_DMA_INTERNAL | R852_DMA_MEMORY);
  82. if (dev->dma_dir)
  83. dma_reg |= R852_DMA_READ;
  84. if (dev->dma_state == DMA_INTERNAL) {
  85. dma_reg |= R852_DMA_INTERNAL;
  86. /* Precaution to make sure HW doesn't write */
  87. /* to random kernel memory */
  88. r852_write_reg_dword(dev, R852_DMA_ADDR,
  89. cpu_to_le32(dev->phys_bounce_buffer));
  90. } else {
  91. dma_reg |= R852_DMA_MEMORY;
  92. r852_write_reg_dword(dev, R852_DMA_ADDR,
  93. cpu_to_le32(dev->phys_dma_addr));
  94. }
  95. /* Precaution: make sure write reached the device */
  96. r852_read_reg_dword(dev, R852_DMA_ADDR);
  97. r852_write_reg_dword(dev, R852_DMA_SETTINGS, dma_reg);
  98. /* Set dma irq */
  99. dma_irq_reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  100. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  101. dma_irq_reg |
  102. R852_DMA_IRQ_INTERNAL |
  103. R852_DMA_IRQ_ERROR |
  104. R852_DMA_IRQ_MEMORY);
  105. }
  106. /*
  107. * Disable dma, called from the interrupt handler, which specifies
  108. * success of the operation via 'error' argument
  109. */
  110. static void r852_dma_done(struct r852_device *dev, int error)
  111. {
  112. WARN_ON(dev->dma_stage == 0);
  113. r852_write_reg_dword(dev, R852_DMA_IRQ_STA,
  114. r852_read_reg_dword(dev, R852_DMA_IRQ_STA));
  115. r852_write_reg_dword(dev, R852_DMA_SETTINGS, 0);
  116. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE, 0);
  117. /* Precaution to make sure HW doesn't write to random kernel memory */
  118. r852_write_reg_dword(dev, R852_DMA_ADDR,
  119. cpu_to_le32(dev->phys_bounce_buffer));
  120. r852_read_reg_dword(dev, R852_DMA_ADDR);
  121. dev->dma_error = error;
  122. dev->dma_stage = 0;
  123. if (dev->phys_dma_addr && dev->phys_dma_addr != dev->phys_bounce_buffer)
  124. pci_unmap_single(dev->pci_dev, dev->phys_dma_addr, R852_DMA_LEN,
  125. dev->dma_dir ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE);
  126. }
  127. /*
  128. * Wait, till dma is done, which includes both phases of it
  129. */
  130. static int r852_dma_wait(struct r852_device *dev)
  131. {
  132. long timeout = wait_for_completion_timeout(&dev->dma_done,
  133. msecs_to_jiffies(1000));
  134. if (!timeout) {
  135. dbg("timeout waiting for DMA interrupt");
  136. return -ETIMEDOUT;
  137. }
  138. return 0;
  139. }
  140. /*
  141. * Read/Write one page using dma. Only pages can be read (512 bytes)
  142. */
  143. static void r852_do_dma(struct r852_device *dev, uint8_t *buf, int do_read)
  144. {
  145. int bounce = 0;
  146. unsigned long flags;
  147. int error;
  148. dev->dma_error = 0;
  149. /* Set dma direction */
  150. dev->dma_dir = do_read;
  151. dev->dma_stage = 1;
  152. INIT_COMPLETION(dev->dma_done);
  153. dbg_verbose("doing dma %s ", do_read ? "read" : "write");
  154. /* Set initial dma state: for reading first fill on board buffer,
  155. from device, for writes first fill the buffer from memory*/
  156. dev->dma_state = do_read ? DMA_INTERNAL : DMA_MEMORY;
  157. /* if incoming buffer is not page aligned, we should do bounce */
  158. if ((unsigned long)buf & (R852_DMA_LEN-1))
  159. bounce = 1;
  160. if (!bounce) {
  161. dev->phys_dma_addr = pci_map_single(dev->pci_dev, (void *)buf,
  162. R852_DMA_LEN,
  163. (do_read ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
  164. if (pci_dma_mapping_error(dev->pci_dev, dev->phys_dma_addr))
  165. bounce = 1;
  166. }
  167. if (bounce) {
  168. dbg_verbose("dma: using bounce buffer");
  169. dev->phys_dma_addr = dev->phys_bounce_buffer;
  170. if (!do_read)
  171. memcpy(dev->bounce_buffer, buf, R852_DMA_LEN);
  172. }
  173. /* Enable DMA */
  174. spin_lock_irqsave(&dev->irqlock, flags);
  175. r852_dma_enable(dev);
  176. spin_unlock_irqrestore(&dev->irqlock, flags);
  177. /* Wait till complete */
  178. error = r852_dma_wait(dev);
  179. if (error) {
  180. r852_dma_done(dev, error);
  181. return;
  182. }
  183. if (do_read && bounce)
  184. memcpy((void *)buf, dev->bounce_buffer, R852_DMA_LEN);
  185. }
  186. /*
  187. * Program data lines of the nand chip to send data to it
  188. */
  189. void r852_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  190. {
  191. struct r852_device *dev = r852_get_dev(mtd);
  192. uint32_t reg;
  193. /* Don't allow any access to hardware if we suspect card removal */
  194. if (dev->card_unstable)
  195. return;
  196. /* Special case for whole sector read */
  197. if (len == R852_DMA_LEN && dev->dma_usable) {
  198. r852_do_dma(dev, (uint8_t *)buf, 0);
  199. return;
  200. }
  201. /* write DWORD chinks - faster */
  202. while (len) {
  203. reg = buf[0] | buf[1] << 8 | buf[2] << 16 | buf[3] << 24;
  204. r852_write_reg_dword(dev, R852_DATALINE, reg);
  205. buf += 4;
  206. len -= 4;
  207. }
  208. /* write rest */
  209. while (len)
  210. r852_write_reg(dev, R852_DATALINE, *buf++);
  211. }
  212. /*
  213. * Read data lines of the nand chip to retrieve data
  214. */
  215. void r852_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  216. {
  217. struct r852_device *dev = r852_get_dev(mtd);
  218. uint32_t reg;
  219. if (dev->card_unstable) {
  220. /* since we can't signal error here, at least, return
  221. predictable buffer */
  222. memset(buf, 0, len);
  223. return;
  224. }
  225. /* special case for whole sector read */
  226. if (len == R852_DMA_LEN && dev->dma_usable) {
  227. r852_do_dma(dev, buf, 1);
  228. return;
  229. }
  230. /* read in dword sized chunks */
  231. while (len >= 4) {
  232. reg = r852_read_reg_dword(dev, R852_DATALINE);
  233. *buf++ = reg & 0xFF;
  234. *buf++ = (reg >> 8) & 0xFF;
  235. *buf++ = (reg >> 16) & 0xFF;
  236. *buf++ = (reg >> 24) & 0xFF;
  237. len -= 4;
  238. }
  239. /* read the reset by bytes */
  240. while (len--)
  241. *buf++ = r852_read_reg(dev, R852_DATALINE);
  242. }
  243. /*
  244. * Read one byte from nand chip
  245. */
  246. static uint8_t r852_read_byte(struct mtd_info *mtd)
  247. {
  248. struct r852_device *dev = r852_get_dev(mtd);
  249. /* Same problem as in r852_read_buf.... */
  250. if (dev->card_unstable)
  251. return 0;
  252. return r852_read_reg(dev, R852_DATALINE);
  253. }
  254. /*
  255. * Readback the buffer to verify it
  256. */
  257. int r852_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  258. {
  259. struct r852_device *dev = r852_get_dev(mtd);
  260. /* We can't be sure about anything here... */
  261. if (dev->card_unstable)
  262. return -1;
  263. /* This will never happen, unless you wired up a nand chip
  264. with > 512 bytes page size to the reader */
  265. if (len > SM_SECTOR_SIZE)
  266. return 0;
  267. r852_read_buf(mtd, dev->tmp_buffer, len);
  268. return memcmp(buf, dev->tmp_buffer, len);
  269. }
  270. /*
  271. * Control several chip lines & send commands
  272. */
  273. void r852_cmdctl(struct mtd_info *mtd, int dat, unsigned int ctrl)
  274. {
  275. struct r852_device *dev = r852_get_dev(mtd);
  276. if (dev->card_unstable)
  277. return;
  278. if (ctrl & NAND_CTRL_CHANGE) {
  279. dev->ctlreg &= ~(R852_CTL_DATA | R852_CTL_COMMAND |
  280. R852_CTL_ON | R852_CTL_CARDENABLE);
  281. if (ctrl & NAND_ALE)
  282. dev->ctlreg |= R852_CTL_DATA;
  283. if (ctrl & NAND_CLE)
  284. dev->ctlreg |= R852_CTL_COMMAND;
  285. if (ctrl & NAND_NCE)
  286. dev->ctlreg |= (R852_CTL_CARDENABLE | R852_CTL_ON);
  287. else
  288. dev->ctlreg &= ~R852_CTL_WRITE;
  289. /* when write is stareted, enable write access */
  290. if (dat == NAND_CMD_ERASE1)
  291. dev->ctlreg |= R852_CTL_WRITE;
  292. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  293. }
  294. /* HACK: NAND_CMD_SEQIN is called without NAND_CTRL_CHANGE, but we need
  295. to set write mode */
  296. if (dat == NAND_CMD_SEQIN && (dev->ctlreg & R852_CTL_COMMAND)) {
  297. dev->ctlreg |= R852_CTL_WRITE;
  298. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  299. }
  300. if (dat != NAND_CMD_NONE)
  301. r852_write_reg(dev, R852_DATALINE, dat);
  302. }
  303. /*
  304. * Wait till card is ready.
  305. * based on nand_wait, but returns errors on DMA error
  306. */
  307. int r852_wait(struct mtd_info *mtd, struct nand_chip *chip)
  308. {
  309. struct r852_device *dev = chip->priv;
  310. unsigned long timeout;
  311. int status;
  312. timeout = jiffies + (chip->state == FL_ERASING ?
  313. msecs_to_jiffies(400) : msecs_to_jiffies(20));
  314. while (time_before(jiffies, timeout))
  315. if (chip->dev_ready(mtd))
  316. break;
  317. chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
  318. status = (int)chip->read_byte(mtd);
  319. /* Unfortunelly, no way to send detailed error status... */
  320. if (dev->dma_error) {
  321. status |= NAND_STATUS_FAIL;
  322. dev->dma_error = 0;
  323. }
  324. return status;
  325. }
  326. /*
  327. * Check if card is ready
  328. */
  329. int r852_ready(struct mtd_info *mtd)
  330. {
  331. struct r852_device *dev = r852_get_dev(mtd);
  332. return !(r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_BUSY);
  333. }
  334. /*
  335. * Set ECC engine mode
  336. */
  337. void r852_ecc_hwctl(struct mtd_info *mtd, int mode)
  338. {
  339. struct r852_device *dev = r852_get_dev(mtd);
  340. if (dev->card_unstable)
  341. return;
  342. switch (mode) {
  343. case NAND_ECC_READ:
  344. case NAND_ECC_WRITE:
  345. /* enable ecc generation/check*/
  346. dev->ctlreg |= R852_CTL_ECC_ENABLE;
  347. /* flush ecc buffer */
  348. r852_write_reg(dev, R852_CTL,
  349. dev->ctlreg | R852_CTL_ECC_ACCESS);
  350. r852_read_reg_dword(dev, R852_DATALINE);
  351. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  352. return;
  353. case NAND_ECC_READSYN:
  354. /* disable ecc generation */
  355. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  356. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  357. }
  358. }
  359. /*
  360. * Calculate ECC, only used for writes
  361. */
  362. int r852_ecc_calculate(struct mtd_info *mtd, const uint8_t *dat,
  363. uint8_t *ecc_code)
  364. {
  365. struct r852_device *dev = r852_get_dev(mtd);
  366. struct sm_oob *oob = (struct sm_oob *)ecc_code;
  367. uint32_t ecc1, ecc2;
  368. if (dev->card_unstable)
  369. return 0;
  370. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  371. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  372. ecc1 = r852_read_reg_dword(dev, R852_DATALINE);
  373. ecc2 = r852_read_reg_dword(dev, R852_DATALINE);
  374. oob->ecc1[0] = (ecc1) & 0xFF;
  375. oob->ecc1[1] = (ecc1 >> 8) & 0xFF;
  376. oob->ecc1[2] = (ecc1 >> 16) & 0xFF;
  377. oob->ecc2[0] = (ecc2) & 0xFF;
  378. oob->ecc2[1] = (ecc2 >> 8) & 0xFF;
  379. oob->ecc2[2] = (ecc2 >> 16) & 0xFF;
  380. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  381. return 0;
  382. }
  383. /*
  384. * Correct the data using ECC, hw did almost everything for us
  385. */
  386. int r852_ecc_correct(struct mtd_info *mtd, uint8_t *dat,
  387. uint8_t *read_ecc, uint8_t *calc_ecc)
  388. {
  389. uint16_t ecc_reg;
  390. uint8_t ecc_status, err_byte;
  391. int i, error = 0;
  392. struct r852_device *dev = r852_get_dev(mtd);
  393. if (dev->card_unstable)
  394. return 0;
  395. if (dev->dma_error) {
  396. dev->dma_error = 0;
  397. return -1;
  398. }
  399. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  400. ecc_reg = r852_read_reg_dword(dev, R852_DATALINE);
  401. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  402. for (i = 0 ; i <= 1 ; i++) {
  403. ecc_status = (ecc_reg >> 8) & 0xFF;
  404. /* ecc uncorrectable error */
  405. if (ecc_status & R852_ECC_FAIL) {
  406. dbg("ecc: unrecoverable error, in half %d", i);
  407. error = -1;
  408. goto exit;
  409. }
  410. /* correctable error */
  411. if (ecc_status & R852_ECC_CORRECTABLE) {
  412. err_byte = ecc_reg & 0xFF;
  413. dbg("ecc: recoverable error, "
  414. "in half %d, byte %d, bit %d", i,
  415. err_byte, ecc_status & R852_ECC_ERR_BIT_MSK);
  416. dat[err_byte] ^=
  417. 1 << (ecc_status & R852_ECC_ERR_BIT_MSK);
  418. error++;
  419. }
  420. dat += 256;
  421. ecc_reg >>= 16;
  422. }
  423. exit:
  424. return error;
  425. }
  426. /*
  427. * This is copy of nand_read_oob_std
  428. * nand_read_oob_syndrome assumes we can send column address - we can't
  429. */
  430. static int r852_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
  431. int page, int sndcmd)
  432. {
  433. if (sndcmd) {
  434. chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
  435. sndcmd = 0;
  436. }
  437. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  438. return sndcmd;
  439. }
  440. /*
  441. * Start the nand engine
  442. */
  443. void r852_engine_enable(struct r852_device *dev)
  444. {
  445. if (r852_read_reg_dword(dev, R852_HW) & R852_HW_UNKNOWN) {
  446. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  447. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  448. } else {
  449. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  450. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  451. }
  452. msleep(300);
  453. r852_write_reg(dev, R852_CTL, 0);
  454. }
  455. /*
  456. * Stop the nand engine
  457. */
  458. void r852_engine_disable(struct r852_device *dev)
  459. {
  460. r852_write_reg_dword(dev, R852_HW, 0);
  461. r852_write_reg(dev, R852_CTL, R852_CTL_RESET);
  462. }
  463. /*
  464. * Test if card is present
  465. */
  466. void r852_card_update_present(struct r852_device *dev)
  467. {
  468. unsigned long flags;
  469. uint8_t reg;
  470. spin_lock_irqsave(&dev->irqlock, flags);
  471. reg = r852_read_reg(dev, R852_CARD_STA);
  472. dev->card_detected = !!(reg & R852_CARD_STA_PRESENT);
  473. spin_unlock_irqrestore(&dev->irqlock, flags);
  474. }
  475. /*
  476. * Update card detection IRQ state according to current card state
  477. * which is read in r852_card_update_present
  478. */
  479. void r852_update_card_detect(struct r852_device *dev)
  480. {
  481. int card_detect_reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  482. dev->card_unstable = 0;
  483. card_detect_reg &= ~(R852_CARD_IRQ_REMOVE | R852_CARD_IRQ_INSERT);
  484. card_detect_reg |= R852_CARD_IRQ_GENABLE;
  485. card_detect_reg |= dev->card_detected ?
  486. R852_CARD_IRQ_REMOVE : R852_CARD_IRQ_INSERT;
  487. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, card_detect_reg);
  488. }
  489. ssize_t r852_media_type_show(struct device *sys_dev,
  490. struct device_attribute *attr, char *buf)
  491. {
  492. struct mtd_info *mtd = container_of(sys_dev, struct mtd_info, dev);
  493. struct r852_device *dev = r852_get_dev(mtd);
  494. char *data = dev->sm ? "smartmedia" : "xd";
  495. strcpy(buf, data);
  496. return strlen(data);
  497. }
  498. DEVICE_ATTR(media_type, S_IRUGO, r852_media_type_show, NULL);
  499. /* Detect properties of card in slot */
  500. void r852_update_media_status(struct r852_device *dev)
  501. {
  502. uint8_t reg;
  503. unsigned long flags;
  504. int readonly;
  505. spin_lock_irqsave(&dev->irqlock, flags);
  506. if (!dev->card_detected) {
  507. message("card removed");
  508. spin_unlock_irqrestore(&dev->irqlock, flags);
  509. return ;
  510. }
  511. readonly = r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_RO;
  512. reg = r852_read_reg(dev, R852_DMA_CAP);
  513. dev->sm = (reg & (R852_DMA1 | R852_DMA2)) && (reg & R852_SMBIT);
  514. message("detected %s %s card in slot",
  515. dev->sm ? "SmartMedia" : "xD",
  516. readonly ? "readonly" : "writeable");
  517. dev->readonly = readonly;
  518. spin_unlock_irqrestore(&dev->irqlock, flags);
  519. }
  520. /*
  521. * Register the nand device
  522. * Called when the card is detected
  523. */
  524. int r852_register_nand_device(struct r852_device *dev)
  525. {
  526. dev->mtd = kzalloc(sizeof(struct mtd_info), GFP_KERNEL);
  527. if (!dev->mtd)
  528. goto error1;
  529. WARN_ON(dev->card_registred);
  530. dev->mtd->owner = THIS_MODULE;
  531. dev->mtd->priv = dev->chip;
  532. dev->mtd->dev.parent = &dev->pci_dev->dev;
  533. if (dev->readonly)
  534. dev->chip->options |= NAND_ROM;
  535. r852_engine_enable(dev);
  536. if (sm_register_device(dev->mtd, dev->sm))
  537. goto error2;
  538. if (device_create_file(&dev->mtd->dev, &dev_attr_media_type))
  539. message("can't create media type sysfs attribute");
  540. dev->card_registred = 1;
  541. return 0;
  542. error2:
  543. kfree(dev->mtd);
  544. error1:
  545. /* Force card redetect */
  546. dev->card_detected = 0;
  547. return -1;
  548. }
  549. /*
  550. * Unregister the card
  551. */
  552. void r852_unregister_nand_device(struct r852_device *dev)
  553. {
  554. if (!dev->card_registred)
  555. return;
  556. device_remove_file(&dev->mtd->dev, &dev_attr_media_type);
  557. nand_release(dev->mtd);
  558. r852_engine_disable(dev);
  559. dev->card_registred = 0;
  560. kfree(dev->mtd);
  561. dev->mtd = NULL;
  562. }
  563. /* Card state updater */
  564. void r852_card_detect_work(struct work_struct *work)
  565. {
  566. struct r852_device *dev =
  567. container_of(work, struct r852_device, card_detect_work.work);
  568. r852_card_update_present(dev);
  569. r852_update_card_detect(dev);
  570. dev->card_unstable = 0;
  571. /* False alarm */
  572. if (dev->card_detected == dev->card_registred)
  573. goto exit;
  574. /* Read media properties */
  575. r852_update_media_status(dev);
  576. /* Register the card */
  577. if (dev->card_detected)
  578. r852_register_nand_device(dev);
  579. else
  580. r852_unregister_nand_device(dev);
  581. exit:
  582. r852_update_card_detect(dev);
  583. }
  584. /* Ack + disable IRQ generation */
  585. static void r852_disable_irqs(struct r852_device *dev)
  586. {
  587. uint8_t reg;
  588. reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  589. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, reg & ~R852_CARD_IRQ_MASK);
  590. reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  591. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  592. reg & ~R852_DMA_IRQ_MASK);
  593. r852_write_reg(dev, R852_CARD_IRQ_STA, R852_CARD_IRQ_MASK);
  594. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, R852_DMA_IRQ_MASK);
  595. }
  596. /* Interrupt handler */
  597. static irqreturn_t r852_irq(int irq, void *data)
  598. {
  599. struct r852_device *dev = (struct r852_device *)data;
  600. uint8_t card_status, dma_status;
  601. unsigned long flags;
  602. irqreturn_t ret = IRQ_NONE;
  603. spin_lock_irqsave(&dev->irqlock, flags);
  604. /* handle card detection interrupts first */
  605. card_status = r852_read_reg(dev, R852_CARD_IRQ_STA);
  606. r852_write_reg(dev, R852_CARD_IRQ_STA, card_status);
  607. if (card_status & (R852_CARD_IRQ_INSERT|R852_CARD_IRQ_REMOVE)) {
  608. ret = IRQ_HANDLED;
  609. dev->card_detected = !!(card_status & R852_CARD_IRQ_INSERT);
  610. /* we shouldn't receive any interrupts if we wait for card
  611. to settle */
  612. WARN_ON(dev->card_unstable);
  613. /* disable irqs while card is unstable */
  614. /* this will timeout DMA if active, but better that garbage */
  615. r852_disable_irqs(dev);
  616. if (dev->card_unstable)
  617. goto out;
  618. /* let, card state to settle a bit, and then do the work */
  619. dev->card_unstable = 1;
  620. queue_delayed_work(dev->card_workqueue,
  621. &dev->card_detect_work, msecs_to_jiffies(100));
  622. goto out;
  623. }
  624. /* Handle dma interrupts */
  625. dma_status = r852_read_reg_dword(dev, R852_DMA_IRQ_STA);
  626. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, dma_status);
  627. if (dma_status & R852_DMA_IRQ_MASK) {
  628. ret = IRQ_HANDLED;
  629. if (dma_status & R852_DMA_IRQ_ERROR) {
  630. dbg("received dma error IRQ");
  631. r852_dma_done(dev, -EIO);
  632. complete(&dev->dma_done);
  633. goto out;
  634. }
  635. /* received DMA interrupt out of nowhere? */
  636. WARN_ON_ONCE(dev->dma_stage == 0);
  637. if (dev->dma_stage == 0)
  638. goto out;
  639. /* done device access */
  640. if (dev->dma_state == DMA_INTERNAL &&
  641. (dma_status & R852_DMA_IRQ_INTERNAL)) {
  642. dev->dma_state = DMA_MEMORY;
  643. dev->dma_stage++;
  644. }
  645. /* done memory DMA */
  646. if (dev->dma_state == DMA_MEMORY &&
  647. (dma_status & R852_DMA_IRQ_MEMORY)) {
  648. dev->dma_state = DMA_INTERNAL;
  649. dev->dma_stage++;
  650. }
  651. /* Enable 2nd half of dma dance */
  652. if (dev->dma_stage == 2)
  653. r852_dma_enable(dev);
  654. /* Operation done */
  655. if (dev->dma_stage == 3) {
  656. r852_dma_done(dev, 0);
  657. complete(&dev->dma_done);
  658. }
  659. goto out;
  660. }
  661. /* Handle unknown interrupts */
  662. if (dma_status)
  663. dbg("bad dma IRQ status = %x", dma_status);
  664. if (card_status & ~R852_CARD_STA_CD)
  665. dbg("strange card status = %x", card_status);
  666. out:
  667. spin_unlock_irqrestore(&dev->irqlock, flags);
  668. return ret;
  669. }
  670. int r852_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  671. {
  672. int error;
  673. struct nand_chip *chip;
  674. struct r852_device *dev;
  675. /* pci initialization */
  676. error = pci_enable_device(pci_dev);
  677. if (error)
  678. goto error1;
  679. pci_set_master(pci_dev);
  680. error = pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32));
  681. if (error)
  682. goto error2;
  683. error = pci_request_regions(pci_dev, DRV_NAME);
  684. if (error)
  685. goto error3;
  686. error = -ENOMEM;
  687. /* init nand chip, but register it only on card insert */
  688. chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
  689. if (!chip)
  690. goto error4;
  691. /* commands */
  692. chip->cmd_ctrl = r852_cmdctl;
  693. chip->waitfunc = r852_wait;
  694. chip->dev_ready = r852_ready;
  695. /* I/O */
  696. chip->read_byte = r852_read_byte;
  697. chip->read_buf = r852_read_buf;
  698. chip->write_buf = r852_write_buf;
  699. chip->verify_buf = r852_verify_buf;
  700. /* ecc */
  701. chip->ecc.mode = NAND_ECC_HW_SYNDROME;
  702. chip->ecc.size = R852_DMA_LEN;
  703. chip->ecc.bytes = SM_OOB_SIZE;
  704. chip->ecc.strength = 2;
  705. chip->ecc.hwctl = r852_ecc_hwctl;
  706. chip->ecc.calculate = r852_ecc_calculate;
  707. chip->ecc.correct = r852_ecc_correct;
  708. /* TODO: hack */
  709. chip->ecc.read_oob = r852_read_oob;
  710. /* init our device structure */
  711. dev = kzalloc(sizeof(struct r852_device), GFP_KERNEL);
  712. if (!dev)
  713. goto error5;
  714. chip->priv = dev;
  715. dev->chip = chip;
  716. dev->pci_dev = pci_dev;
  717. pci_set_drvdata(pci_dev, dev);
  718. dev->bounce_buffer = pci_alloc_consistent(pci_dev, R852_DMA_LEN,
  719. &dev->phys_bounce_buffer);
  720. if (!dev->bounce_buffer)
  721. goto error6;
  722. error = -ENODEV;
  723. dev->mmio = pci_ioremap_bar(pci_dev, 0);
  724. if (!dev->mmio)
  725. goto error7;
  726. error = -ENOMEM;
  727. dev->tmp_buffer = kzalloc(SM_SECTOR_SIZE, GFP_KERNEL);
  728. if (!dev->tmp_buffer)
  729. goto error8;
  730. init_completion(&dev->dma_done);
  731. dev->card_workqueue = create_freezable_workqueue(DRV_NAME);
  732. if (!dev->card_workqueue)
  733. goto error9;
  734. INIT_DELAYED_WORK(&dev->card_detect_work, r852_card_detect_work);
  735. /* shutdown everything - precation */
  736. r852_engine_disable(dev);
  737. r852_disable_irqs(dev);
  738. r852_dma_test(dev);
  739. dev->irq = pci_dev->irq;
  740. spin_lock_init(&dev->irqlock);
  741. dev->card_detected = 0;
  742. r852_card_update_present(dev);
  743. /*register irq handler*/
  744. error = -ENODEV;
  745. if (request_irq(pci_dev->irq, &r852_irq, IRQF_SHARED,
  746. DRV_NAME, dev))
  747. goto error10;
  748. /* kick initial present test */
  749. queue_delayed_work(dev->card_workqueue,
  750. &dev->card_detect_work, 0);
  751. printk(KERN_NOTICE DRV_NAME ": driver loaded successfully\n");
  752. return 0;
  753. error10:
  754. destroy_workqueue(dev->card_workqueue);
  755. error9:
  756. kfree(dev->tmp_buffer);
  757. error8:
  758. pci_iounmap(pci_dev, dev->mmio);
  759. error7:
  760. pci_free_consistent(pci_dev, R852_DMA_LEN,
  761. dev->bounce_buffer, dev->phys_bounce_buffer);
  762. error6:
  763. kfree(dev);
  764. error5:
  765. kfree(chip);
  766. error4:
  767. pci_release_regions(pci_dev);
  768. error3:
  769. error2:
  770. pci_disable_device(pci_dev);
  771. error1:
  772. return error;
  773. }
  774. void r852_remove(struct pci_dev *pci_dev)
  775. {
  776. struct r852_device *dev = pci_get_drvdata(pci_dev);
  777. /* Stop detect workqueue -
  778. we are going to unregister the device anyway*/
  779. cancel_delayed_work_sync(&dev->card_detect_work);
  780. destroy_workqueue(dev->card_workqueue);
  781. /* Unregister the device, this might make more IO */
  782. r852_unregister_nand_device(dev);
  783. /* Stop interrupts */
  784. r852_disable_irqs(dev);
  785. synchronize_irq(dev->irq);
  786. free_irq(dev->irq, dev);
  787. /* Cleanup */
  788. kfree(dev->tmp_buffer);
  789. pci_iounmap(pci_dev, dev->mmio);
  790. pci_free_consistent(pci_dev, R852_DMA_LEN,
  791. dev->bounce_buffer, dev->phys_bounce_buffer);
  792. kfree(dev->chip);
  793. kfree(dev);
  794. /* Shutdown the PCI device */
  795. pci_release_regions(pci_dev);
  796. pci_disable_device(pci_dev);
  797. }
  798. void r852_shutdown(struct pci_dev *pci_dev)
  799. {
  800. struct r852_device *dev = pci_get_drvdata(pci_dev);
  801. cancel_delayed_work_sync(&dev->card_detect_work);
  802. r852_disable_irqs(dev);
  803. synchronize_irq(dev->irq);
  804. pci_disable_device(pci_dev);
  805. }
  806. #ifdef CONFIG_PM
  807. static int r852_suspend(struct device *device)
  808. {
  809. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  810. if (dev->ctlreg & R852_CTL_CARDENABLE)
  811. return -EBUSY;
  812. /* First make sure the detect work is gone */
  813. cancel_delayed_work_sync(&dev->card_detect_work);
  814. /* Turn off the interrupts and stop the device */
  815. r852_disable_irqs(dev);
  816. r852_engine_disable(dev);
  817. /* If card was pulled off just during the suspend, which is very
  818. unlikely, we will remove it on resume, it too late now
  819. anyway... */
  820. dev->card_unstable = 0;
  821. return 0;
  822. }
  823. static int r852_resume(struct device *device)
  824. {
  825. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  826. r852_disable_irqs(dev);
  827. r852_card_update_present(dev);
  828. r852_engine_disable(dev);
  829. /* If card status changed, just do the work */
  830. if (dev->card_detected != dev->card_registred) {
  831. dbg("card was %s during low power state",
  832. dev->card_detected ? "added" : "removed");
  833. queue_delayed_work(dev->card_workqueue,
  834. &dev->card_detect_work, msecs_to_jiffies(1000));
  835. return 0;
  836. }
  837. /* Otherwise, initialize the card */
  838. if (dev->card_registred) {
  839. r852_engine_enable(dev);
  840. dev->chip->select_chip(dev->mtd, 0);
  841. dev->chip->cmdfunc(dev->mtd, NAND_CMD_RESET, -1, -1);
  842. dev->chip->select_chip(dev->mtd, -1);
  843. }
  844. /* Program card detection IRQ */
  845. r852_update_card_detect(dev);
  846. return 0;
  847. }
  848. #else
  849. #define r852_suspend NULL
  850. #define r852_resume NULL
  851. #endif
  852. static const struct pci_device_id r852_pci_id_tbl[] = {
  853. { PCI_VDEVICE(RICOH, 0x0852), },
  854. { },
  855. };
  856. MODULE_DEVICE_TABLE(pci, r852_pci_id_tbl);
  857. static SIMPLE_DEV_PM_OPS(r852_pm_ops, r852_suspend, r852_resume);
  858. static struct pci_driver r852_pci_driver = {
  859. .name = DRV_NAME,
  860. .id_table = r852_pci_id_tbl,
  861. .probe = r852_probe,
  862. .remove = r852_remove,
  863. .shutdown = r852_shutdown,
  864. .driver.pm = &r852_pm_ops,
  865. };
  866. static __init int r852_module_init(void)
  867. {
  868. return pci_register_driver(&r852_pci_driver);
  869. }
  870. static void __exit r852_module_exit(void)
  871. {
  872. pci_unregister_driver(&r852_pci_driver);
  873. }
  874. module_init(r852_module_init);
  875. module_exit(r852_module_exit);
  876. MODULE_LICENSE("GPL");
  877. MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
  878. MODULE_DESCRIPTION("Ricoh 85xx xD/smartmedia card reader driver");