hd64572.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
  3. *
  4. * Copyright (C) 1998-2008 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Source of information: HD64572 SCA-II User's Manual
  11. *
  12. * We use the following SCA memory map:
  13. *
  14. * Packet buffer descriptor rings - starting from card->rambase:
  15. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  16. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  17. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  18. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  19. *
  20. * Packet data buffers - starting from card->rambase + buff_offset:
  21. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  22. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  23. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  24. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/errno.h>
  28. #include <linux/fcntl.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/in.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/string.h>
  40. #include <linux/types.h>
  41. #include <asm/io.h>
  42. #include <asm/uaccess.h>
  43. #include "hd64572.h"
  44. #define NAPI_WEIGHT 16
  45. #define get_msci(port) (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET)
  46. #define get_dmac_rx(port) (port->chan ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  47. #define get_dmac_tx(port) (port->chan ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  48. #define sca_in(reg, card) readb(card->scabase + (reg))
  49. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  50. #define sca_inw(reg, card) readw(card->scabase + (reg))
  51. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  52. #define sca_inl(reg, card) readl(card->scabase + (reg))
  53. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  54. static int sca_poll(struct napi_struct *napi, int budget);
  55. static inline port_t* dev_to_port(struct net_device *dev)
  56. {
  57. return dev_to_hdlc(dev)->priv;
  58. }
  59. static inline void enable_intr(port_t *port)
  60. {
  61. /* enable DMIB and MSCI RXINTA interrupts */
  62. sca_outl(sca_inl(IER0, port->card) |
  63. (port->chan ? 0x08002200 : 0x00080022), IER0, port->card);
  64. }
  65. static inline void disable_intr(port_t *port)
  66. {
  67. sca_outl(sca_inl(IER0, port->card) &
  68. (port->chan ? 0x00FF00FF : 0xFF00FF00), IER0, port->card);
  69. }
  70. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  71. {
  72. u16 rx_buffs = port->card->rx_ring_buffers;
  73. u16 tx_buffs = port->card->tx_ring_buffers;
  74. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  75. return port->chan * (rx_buffs + tx_buffs) + transmit * rx_buffs + desc;
  76. }
  77. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  78. {
  79. /* Descriptor offset always fits in 16 bits */
  80. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  81. }
  82. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  83. int transmit)
  84. {
  85. return (pkt_desc __iomem *)(port->card->rambase +
  86. desc_offset(port, desc, transmit));
  87. }
  88. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  89. {
  90. return port->card->buff_offset +
  91. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  92. }
  93. static inline void sca_set_carrier(port_t *port)
  94. {
  95. if (!(sca_in(get_msci(port) + ST3, port->card) & ST3_DCD)) {
  96. #ifdef DEBUG_LINK
  97. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  98. port->netdev.name);
  99. #endif
  100. netif_carrier_on(port->netdev);
  101. } else {
  102. #ifdef DEBUG_LINK
  103. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  104. port->netdev.name);
  105. #endif
  106. netif_carrier_off(port->netdev);
  107. }
  108. }
  109. static void sca_init_port(port_t *port)
  110. {
  111. card_t *card = port->card;
  112. u16 dmac_rx = get_dmac_rx(port), dmac_tx = get_dmac_tx(port);
  113. int transmit, i;
  114. port->rxin = 0;
  115. port->txin = 0;
  116. port->txlast = 0;
  117. for (transmit = 0; transmit < 2; transmit++) {
  118. u16 buffs = transmit ? card->tx_ring_buffers
  119. : card->rx_ring_buffers;
  120. for (i = 0; i < buffs; i++) {
  121. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  122. u16 chain_off = desc_offset(port, i + 1, transmit);
  123. u32 buff_off = buffer_offset(port, i, transmit);
  124. writel(chain_off, &desc->cp);
  125. writel(buff_off, &desc->bp);
  126. writew(0, &desc->len);
  127. writeb(0, &desc->stat);
  128. }
  129. }
  130. /* DMA disable - to halt state */
  131. sca_out(0, DSR_RX(port->chan), card);
  132. sca_out(0, DSR_TX(port->chan), card);
  133. /* software ABORT - to initial state */
  134. sca_out(DCR_ABORT, DCR_RX(port->chan), card);
  135. sca_out(DCR_ABORT, DCR_TX(port->chan), card);
  136. /* current desc addr */
  137. sca_outl(desc_offset(port, 0, 0), dmac_rx + CDAL, card);
  138. sca_outl(desc_offset(port, card->tx_ring_buffers - 1, 0),
  139. dmac_rx + EDAL, card);
  140. sca_outl(desc_offset(port, 0, 1), dmac_tx + CDAL, card);
  141. sca_outl(desc_offset(port, 0, 1), dmac_tx + EDAL, card);
  142. /* clear frame end interrupt counter */
  143. sca_out(DCR_CLEAR_EOF, DCR_RX(port->chan), card);
  144. sca_out(DCR_CLEAR_EOF, DCR_TX(port->chan), card);
  145. /* Receive */
  146. sca_outw(HDLC_MAX_MRU, dmac_rx + BFLL, card); /* set buffer length */
  147. sca_out(0x14, DMR_RX(port->chan), card); /* Chain mode, Multi-frame */
  148. sca_out(DIR_EOME, DIR_RX(port->chan), card); /* enable interrupts */
  149. sca_out(DSR_DE, DSR_RX(port->chan), card); /* DMA enable */
  150. /* Transmit */
  151. sca_out(0x14, DMR_TX(port->chan), card); /* Chain mode, Multi-frame */
  152. sca_out(DIR_EOME, DIR_TX(port->chan), card); /* enable interrupts */
  153. sca_set_carrier(port);
  154. netif_napi_add(port->netdev, &port->napi, sca_poll, NAPI_WEIGHT);
  155. }
  156. /* MSCI interrupt service */
  157. static inline void sca_msci_intr(port_t *port)
  158. {
  159. u16 msci = get_msci(port);
  160. card_t* card = port->card;
  161. if (sca_in(msci + ST1, card) & ST1_CDCD) {
  162. /* Reset MSCI CDCD status bit */
  163. sca_out(ST1_CDCD, msci + ST1, card);
  164. sca_set_carrier(port);
  165. }
  166. }
  167. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  168. u16 rxin)
  169. {
  170. struct net_device *dev = port->netdev;
  171. struct sk_buff *skb;
  172. u16 len;
  173. u32 buff;
  174. len = readw(&desc->len);
  175. skb = dev_alloc_skb(len);
  176. if (!skb) {
  177. dev->stats.rx_dropped++;
  178. return;
  179. }
  180. buff = buffer_offset(port, rxin, 0);
  181. memcpy_fromio(skb->data, card->rambase + buff, len);
  182. skb_put(skb, len);
  183. #ifdef DEBUG_PKT
  184. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  185. debug_frame(skb);
  186. #endif
  187. dev->stats.rx_packets++;
  188. dev->stats.rx_bytes += skb->len;
  189. skb->protocol = hdlc_type_trans(skb, dev);
  190. netif_receive_skb(skb);
  191. }
  192. /* Receive DMA service */
  193. static inline int sca_rx_done(port_t *port, int budget)
  194. {
  195. struct net_device *dev = port->netdev;
  196. u16 dmac = get_dmac_rx(port);
  197. card_t *card = port->card;
  198. u8 stat = sca_in(DSR_RX(port->chan), card); /* read DMA Status */
  199. int received = 0;
  200. /* Reset DSR status bits */
  201. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  202. DSR_RX(port->chan), card);
  203. if (stat & DSR_BOF)
  204. /* Dropped one or more frames */
  205. dev->stats.rx_over_errors++;
  206. while (received < budget) {
  207. u32 desc_off = desc_offset(port, port->rxin, 0);
  208. pkt_desc __iomem *desc;
  209. u32 cda = sca_inl(dmac + CDAL, card);
  210. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  211. break; /* No frame received */
  212. desc = desc_address(port, port->rxin, 0);
  213. stat = readb(&desc->stat);
  214. if (!(stat & ST_RX_EOM))
  215. port->rxpart = 1; /* partial frame received */
  216. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  217. dev->stats.rx_errors++;
  218. if (stat & ST_RX_OVERRUN)
  219. dev->stats.rx_fifo_errors++;
  220. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  221. ST_RX_RESBIT)) || port->rxpart)
  222. dev->stats.rx_frame_errors++;
  223. else if (stat & ST_RX_CRC)
  224. dev->stats.rx_crc_errors++;
  225. if (stat & ST_RX_EOM)
  226. port->rxpart = 0; /* received last fragment */
  227. } else {
  228. sca_rx(card, port, desc, port->rxin);
  229. received++;
  230. }
  231. /* Set new error descriptor address */
  232. sca_outl(desc_off, dmac + EDAL, card);
  233. port->rxin = (port->rxin + 1) % card->rx_ring_buffers;
  234. }
  235. /* make sure RX DMA is enabled */
  236. sca_out(DSR_DE, DSR_RX(port->chan), card);
  237. return received;
  238. }
  239. /* Transmit DMA service */
  240. static inline void sca_tx_done(port_t *port)
  241. {
  242. struct net_device *dev = port->netdev;
  243. card_t* card = port->card;
  244. u8 stat;
  245. unsigned count = 0;
  246. spin_lock(&port->lock);
  247. stat = sca_in(DSR_TX(port->chan), card); /* read DMA Status */
  248. /* Reset DSR status bits */
  249. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  250. DSR_TX(port->chan), card);
  251. while (1) {
  252. pkt_desc __iomem *desc = desc_address(port, port->txlast, 1);
  253. u8 stat = readb(&desc->stat);
  254. if (!(stat & ST_TX_OWNRSHP))
  255. break; /* not yet transmitted */
  256. if (stat & ST_TX_UNDRRUN) {
  257. dev->stats.tx_errors++;
  258. dev->stats.tx_fifo_errors++;
  259. } else {
  260. dev->stats.tx_packets++;
  261. dev->stats.tx_bytes += readw(&desc->len);
  262. }
  263. writeb(0, &desc->stat); /* Free descriptor */
  264. count++;
  265. port->txlast = (port->txlast + 1) % card->tx_ring_buffers;
  266. }
  267. if (count)
  268. netif_wake_queue(dev);
  269. spin_unlock(&port->lock);
  270. }
  271. static int sca_poll(struct napi_struct *napi, int budget)
  272. {
  273. port_t *port = container_of(napi, port_t, napi);
  274. u32 isr0 = sca_inl(ISR0, port->card);
  275. int received = 0;
  276. if (isr0 & (port->chan ? 0x08000000 : 0x00080000))
  277. sca_msci_intr(port);
  278. if (isr0 & (port->chan ? 0x00002000 : 0x00000020))
  279. sca_tx_done(port);
  280. if (isr0 & (port->chan ? 0x00000200 : 0x00000002))
  281. received = sca_rx_done(port, budget);
  282. if (received < budget) {
  283. napi_complete(napi);
  284. enable_intr(port);
  285. }
  286. return received;
  287. }
  288. static irqreturn_t sca_intr(int irq, void *dev_id)
  289. {
  290. card_t *card = dev_id;
  291. u32 isr0 = sca_inl(ISR0, card);
  292. int i, handled = 0;
  293. for (i = 0; i < 2; i++) {
  294. port_t *port = get_port(card, i);
  295. if (port && (isr0 & (i ? 0x08002200 : 0x00080022))) {
  296. handled = 1;
  297. disable_intr(port);
  298. napi_schedule(&port->napi);
  299. }
  300. }
  301. return IRQ_RETVAL(handled);
  302. }
  303. static void sca_set_port(port_t *port)
  304. {
  305. card_t* card = port->card;
  306. u16 msci = get_msci(port);
  307. u8 md2 = sca_in(msci + MD2, card);
  308. unsigned int tmc, br = 10, brv = 1024;
  309. if (port->settings.clock_rate > 0) {
  310. /* Try lower br for better accuracy*/
  311. do {
  312. br--;
  313. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  314. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  315. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  316. }while (br > 1 && tmc <= 128);
  317. if (tmc < 1) {
  318. tmc = 1;
  319. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  320. brv = 1;
  321. } else if (tmc > 255)
  322. tmc = 256; /* tmc=0 means 256 - low baud rates */
  323. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  324. } else {
  325. br = 9; /* Minimum clock rate */
  326. tmc = 256; /* 8bit = 0 */
  327. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  328. }
  329. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  330. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  331. port->tmc = tmc;
  332. /* baud divisor - time constant*/
  333. sca_out(port->tmc, msci + TMCR, card);
  334. sca_out(port->tmc, msci + TMCT, card);
  335. /* Set BRG bits */
  336. sca_out(port->rxs, msci + RXS, card);
  337. sca_out(port->txs, msci + TXS, card);
  338. if (port->settings.loopback)
  339. md2 |= MD2_LOOPBACK;
  340. else
  341. md2 &= ~MD2_LOOPBACK;
  342. sca_out(md2, msci + MD2, card);
  343. }
  344. static void sca_open(struct net_device *dev)
  345. {
  346. port_t *port = dev_to_port(dev);
  347. card_t* card = port->card;
  348. u16 msci = get_msci(port);
  349. u8 md0, md2;
  350. switch(port->encoding) {
  351. case ENCODING_NRZ: md2 = MD2_NRZ; break;
  352. case ENCODING_NRZI: md2 = MD2_NRZI; break;
  353. case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
  354. case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
  355. default: md2 = MD2_MANCHESTER;
  356. }
  357. if (port->settings.loopback)
  358. md2 |= MD2_LOOPBACK;
  359. switch(port->parity) {
  360. case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
  361. case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
  362. case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
  363. case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
  364. default: md0 = MD0_HDLC | MD0_CRC_NONE;
  365. }
  366. sca_out(CMD_RESET, msci + CMD, card);
  367. sca_out(md0, msci + MD0, card);
  368. sca_out(0x00, msci + MD1, card); /* no address field check */
  369. sca_out(md2, msci + MD2, card);
  370. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  371. /* Skip the rest of underrun frame */
  372. sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
  373. sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
  374. sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
  375. sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
  376. sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
  377. sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
  378. /* We're using the following interrupts:
  379. - RXINTA (DCD changes only)
  380. - DMIB (EOM - single frame transfer complete)
  381. */
  382. sca_outl(IE0_RXINTA | IE0_CDCD, msci + IE0, card);
  383. sca_out(port->tmc, msci + TMCR, card);
  384. sca_out(port->tmc, msci + TMCT, card);
  385. sca_out(port->rxs, msci + RXS, card);
  386. sca_out(port->txs, msci + TXS, card);
  387. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  388. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  389. sca_set_carrier(port);
  390. enable_intr(port);
  391. napi_enable(&port->napi);
  392. netif_start_queue(dev);
  393. }
  394. static void sca_close(struct net_device *dev)
  395. {
  396. port_t *port = dev_to_port(dev);
  397. /* reset channel */
  398. sca_out(CMD_RESET, get_msci(port) + CMD, port->card);
  399. disable_intr(port);
  400. napi_disable(&port->napi);
  401. netif_stop_queue(dev);
  402. }
  403. static int sca_attach(struct net_device *dev, unsigned short encoding,
  404. unsigned short parity)
  405. {
  406. if (encoding != ENCODING_NRZ &&
  407. encoding != ENCODING_NRZI &&
  408. encoding != ENCODING_FM_MARK &&
  409. encoding != ENCODING_FM_SPACE &&
  410. encoding != ENCODING_MANCHESTER)
  411. return -EINVAL;
  412. if (parity != PARITY_NONE &&
  413. parity != PARITY_CRC16_PR0 &&
  414. parity != PARITY_CRC16_PR1 &&
  415. parity != PARITY_CRC32_PR1_CCITT &&
  416. parity != PARITY_CRC16_PR1_CCITT)
  417. return -EINVAL;
  418. dev_to_port(dev)->encoding = encoding;
  419. dev_to_port(dev)->parity = parity;
  420. return 0;
  421. }
  422. #ifdef DEBUG_RINGS
  423. static void sca_dump_rings(struct net_device *dev)
  424. {
  425. port_t *port = dev_to_port(dev);
  426. card_t *card = port->card;
  427. u16 cnt;
  428. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  429. sca_inl(get_dmac_rx(port) + CDAL, card),
  430. sca_inl(get_dmac_rx(port) + EDAL, card),
  431. sca_in(DSR_RX(port->chan), card), port->rxin,
  432. sca_in(DSR_RX(port->chan), card) & DSR_DE ? "" : "in");
  433. for (cnt = 0; cnt < port->card->rx_ring_buffers; cnt++)
  434. pr_cont(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  435. pr_cont("\n");
  436. printk(KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  437. "last=%u %sactive",
  438. sca_inl(get_dmac_tx(port) + CDAL, card),
  439. sca_inl(get_dmac_tx(port) + EDAL, card),
  440. sca_in(DSR_TX(port->chan), card), port->txin, port->txlast,
  441. sca_in(DSR_TX(port->chan), card) & DSR_DE ? "" : "in");
  442. for (cnt = 0; cnt < port->card->tx_ring_buffers; cnt++)
  443. pr_cont(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  444. pr_cont("\n");
  445. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
  446. " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
  447. sca_in(get_msci(port) + MD0, card),
  448. sca_in(get_msci(port) + MD1, card),
  449. sca_in(get_msci(port) + MD2, card),
  450. sca_in(get_msci(port) + ST0, card),
  451. sca_in(get_msci(port) + ST1, card),
  452. sca_in(get_msci(port) + ST2, card),
  453. sca_in(get_msci(port) + ST3, card),
  454. sca_in(get_msci(port) + ST4, card),
  455. sca_in(get_msci(port) + FST, card),
  456. sca_in(get_msci(port) + CST0, card),
  457. sca_in(get_msci(port) + CST1, card));
  458. printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
  459. sca_inl(ISR0, card), sca_inl(ISR1, card));
  460. }
  461. #endif /* DEBUG_RINGS */
  462. static netdev_tx_t sca_xmit(struct sk_buff *skb, struct net_device *dev)
  463. {
  464. port_t *port = dev_to_port(dev);
  465. card_t *card = port->card;
  466. pkt_desc __iomem *desc;
  467. u32 buff, len;
  468. spin_lock_irq(&port->lock);
  469. desc = desc_address(port, port->txin + 1, 1);
  470. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  471. #ifdef DEBUG_PKT
  472. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  473. debug_frame(skb);
  474. #endif
  475. desc = desc_address(port, port->txin, 1);
  476. buff = buffer_offset(port, port->txin, 1);
  477. len = skb->len;
  478. memcpy_toio(card->rambase + buff, skb->data, len);
  479. writew(len, &desc->len);
  480. writeb(ST_TX_EOM, &desc->stat);
  481. port->txin = (port->txin + 1) % card->tx_ring_buffers;
  482. sca_outl(desc_offset(port, port->txin, 1),
  483. get_dmac_tx(port) + EDAL, card);
  484. sca_out(DSR_DE, DSR_TX(port->chan), card); /* Enable TX DMA */
  485. desc = desc_address(port, port->txin + 1, 1);
  486. if (readb(&desc->stat)) /* allow 1 packet gap */
  487. netif_stop_queue(dev);
  488. spin_unlock_irq(&port->lock);
  489. dev_kfree_skb(skb);
  490. return NETDEV_TX_OK;
  491. }
  492. static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
  493. u32 ramsize)
  494. {
  495. /* Round RAM size to 32 bits, fill from end to start */
  496. u32 i = ramsize &= ~3;
  497. do {
  498. i -= 4;
  499. writel(i ^ 0x12345678, rambase + i);
  500. } while (i > 0);
  501. for (i = 0; i < ramsize ; i += 4) {
  502. if (readl(rambase + i) != (i ^ 0x12345678))
  503. break;
  504. }
  505. return i;
  506. }
  507. static void __devinit sca_init(card_t *card, int wait_states)
  508. {
  509. sca_out(wait_states, WCRL, card); /* Wait Control */
  510. sca_out(wait_states, WCRM, card);
  511. sca_out(wait_states, WCRH, card);
  512. sca_out(0, DMER, card); /* DMA Master disable */
  513. sca_out(0x03, PCR, card); /* DMA priority */
  514. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  515. sca_out(0, DSR_TX(0), card);
  516. sca_out(0, DSR_RX(1), card);
  517. sca_out(0, DSR_TX(1), card);
  518. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  519. }