ds1wm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * 1-wire busmaster driver for DS1WM and ASICs with embedded DS1WMs
  3. * such as HP iPAQs (including h5xxx, h2200, and devices with ASIC3
  4. * like hx4700).
  5. *
  6. * Copyright (c) 2004-2005, Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>
  7. * Copyright (c) 2004-2007, Matt Reimer <mreimer@vpop.net>
  8. *
  9. * Use consistent with the GNU GPL is permitted,
  10. * provided that this copyright notice is
  11. * preserved in its entirety in all copies and derived works.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/pm.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/err.h>
  19. #include <linux/delay.h>
  20. #include <linux/mfd/core.h>
  21. #include <linux/mfd/ds1wm.h>
  22. #include <linux/slab.h>
  23. #include <asm/io.h>
  24. #include "../w1.h"
  25. #include "../w1_int.h"
  26. #define DS1WM_CMD 0x00 /* R/W 4 bits command */
  27. #define DS1WM_DATA 0x01 /* R/W 8 bits, transmit/receive buffer */
  28. #define DS1WM_INT 0x02 /* R/W interrupt status */
  29. #define DS1WM_INT_EN 0x03 /* R/W interrupt enable */
  30. #define DS1WM_CLKDIV 0x04 /* R/W 5 bits of divisor and pre-scale */
  31. #define DS1WM_CNTRL 0x05 /* R/W master control register (not used yet) */
  32. #define DS1WM_CMD_1W_RESET (1 << 0) /* force reset on 1-wire bus */
  33. #define DS1WM_CMD_SRA (1 << 1) /* enable Search ROM accelerator mode */
  34. #define DS1WM_CMD_DQ_OUTPUT (1 << 2) /* write only - forces bus low */
  35. #define DS1WM_CMD_DQ_INPUT (1 << 3) /* read only - reflects state of bus */
  36. #define DS1WM_CMD_RST (1 << 5) /* software reset */
  37. #define DS1WM_CMD_OD (1 << 7) /* overdrive */
  38. #define DS1WM_INT_PD (1 << 0) /* presence detect */
  39. #define DS1WM_INT_PDR (1 << 1) /* presence detect result */
  40. #define DS1WM_INT_TBE (1 << 2) /* tx buffer empty */
  41. #define DS1WM_INT_TSRE (1 << 3) /* tx shift register empty */
  42. #define DS1WM_INT_RBF (1 << 4) /* rx buffer full */
  43. #define DS1WM_INT_RSRF (1 << 5) /* rx shift register full */
  44. #define DS1WM_INTEN_EPD (1 << 0) /* enable presence detect int */
  45. #define DS1WM_INTEN_IAS (1 << 1) /* INTR active state */
  46. #define DS1WM_INTEN_ETBE (1 << 2) /* enable tx buffer empty int */
  47. #define DS1WM_INTEN_ETMT (1 << 3) /* enable tx shift register empty int */
  48. #define DS1WM_INTEN_ERBF (1 << 4) /* enable rx buffer full int */
  49. #define DS1WM_INTEN_ERSRF (1 << 5) /* enable rx shift register full int */
  50. #define DS1WM_INTEN_DQO (1 << 6) /* enable direct bus driving ops */
  51. #define DS1WM_INTEN_NOT_IAS (~DS1WM_INTEN_IAS) /* all but INTR active state */
  52. #define DS1WM_TIMEOUT (HZ * 5)
  53. static struct {
  54. unsigned long freq;
  55. unsigned long divisor;
  56. } freq[] = {
  57. { 1000000, 0x80 },
  58. { 2000000, 0x84 },
  59. { 3000000, 0x81 },
  60. { 4000000, 0x88 },
  61. { 5000000, 0x82 },
  62. { 6000000, 0x85 },
  63. { 7000000, 0x83 },
  64. { 8000000, 0x8c },
  65. { 10000000, 0x86 },
  66. { 12000000, 0x89 },
  67. { 14000000, 0x87 },
  68. { 16000000, 0x90 },
  69. { 20000000, 0x8a },
  70. { 24000000, 0x8d },
  71. { 28000000, 0x8b },
  72. { 32000000, 0x94 },
  73. { 40000000, 0x8e },
  74. { 48000000, 0x91 },
  75. { 56000000, 0x8f },
  76. { 64000000, 0x98 },
  77. { 80000000, 0x92 },
  78. { 96000000, 0x95 },
  79. { 112000000, 0x93 },
  80. { 128000000, 0x9c },
  81. /* you can continue this table, consult the OPERATION - CLOCK DIVISOR
  82. section of the ds1wm spec sheet. */
  83. };
  84. struct ds1wm_data {
  85. void __iomem *map;
  86. int bus_shift; /* # of shifts to calc register offsets */
  87. struct platform_device *pdev;
  88. const struct mfd_cell *cell;
  89. int irq;
  90. int slave_present;
  91. void *reset_complete;
  92. void *read_complete;
  93. void *write_complete;
  94. int read_error;
  95. /* last byte received */
  96. u8 read_byte;
  97. /* byte to write that makes all intr disabled, */
  98. /* considering active_state (IAS) (optimization) */
  99. u8 int_en_reg_none;
  100. unsigned int reset_recover_delay; /* see ds1wm.h */
  101. };
  102. static inline void ds1wm_write_register(struct ds1wm_data *ds1wm_data, u32 reg,
  103. u8 val)
  104. {
  105. __raw_writeb(val, ds1wm_data->map + (reg << ds1wm_data->bus_shift));
  106. }
  107. static inline u8 ds1wm_read_register(struct ds1wm_data *ds1wm_data, u32 reg)
  108. {
  109. return __raw_readb(ds1wm_data->map + (reg << ds1wm_data->bus_shift));
  110. }
  111. static irqreturn_t ds1wm_isr(int isr, void *data)
  112. {
  113. struct ds1wm_data *ds1wm_data = data;
  114. u8 intr;
  115. u8 inten = ds1wm_read_register(ds1wm_data, DS1WM_INT_EN);
  116. /* if no bits are set in int enable register (except the IAS)
  117. than go no further, reading the regs below has side effects */
  118. if (!(inten & DS1WM_INTEN_NOT_IAS))
  119. return IRQ_NONE;
  120. ds1wm_write_register(ds1wm_data,
  121. DS1WM_INT_EN, ds1wm_data->int_en_reg_none);
  122. /* this read action clears the INTR and certain flags in ds1wm */
  123. intr = ds1wm_read_register(ds1wm_data, DS1WM_INT);
  124. ds1wm_data->slave_present = (intr & DS1WM_INT_PDR) ? 0 : 1;
  125. if ((intr & DS1WM_INT_TSRE) && ds1wm_data->write_complete) {
  126. inten &= ~DS1WM_INTEN_ETMT;
  127. complete(ds1wm_data->write_complete);
  128. }
  129. if (intr & DS1WM_INT_RBF) {
  130. /* this read clears the RBF flag */
  131. ds1wm_data->read_byte = ds1wm_read_register(ds1wm_data,
  132. DS1WM_DATA);
  133. inten &= ~DS1WM_INTEN_ERBF;
  134. if (ds1wm_data->read_complete)
  135. complete(ds1wm_data->read_complete);
  136. }
  137. if ((intr & DS1WM_INT_PD) && ds1wm_data->reset_complete) {
  138. inten &= ~DS1WM_INTEN_EPD;
  139. complete(ds1wm_data->reset_complete);
  140. }
  141. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, inten);
  142. return IRQ_HANDLED;
  143. }
  144. static int ds1wm_reset(struct ds1wm_data *ds1wm_data)
  145. {
  146. unsigned long timeleft;
  147. DECLARE_COMPLETION_ONSTACK(reset_done);
  148. ds1wm_data->reset_complete = &reset_done;
  149. /* enable Presence detect only */
  150. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, DS1WM_INTEN_EPD |
  151. ds1wm_data->int_en_reg_none);
  152. ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_1W_RESET);
  153. timeleft = wait_for_completion_timeout(&reset_done, DS1WM_TIMEOUT);
  154. ds1wm_data->reset_complete = NULL;
  155. if (!timeleft) {
  156. dev_err(&ds1wm_data->pdev->dev, "reset failed, timed out\n");
  157. return 1;
  158. }
  159. if (!ds1wm_data->slave_present) {
  160. dev_dbg(&ds1wm_data->pdev->dev, "reset: no devices found\n");
  161. return 1;
  162. }
  163. if (ds1wm_data->reset_recover_delay)
  164. msleep(ds1wm_data->reset_recover_delay);
  165. return 0;
  166. }
  167. static int ds1wm_write(struct ds1wm_data *ds1wm_data, u8 data)
  168. {
  169. unsigned long timeleft;
  170. DECLARE_COMPLETION_ONSTACK(write_done);
  171. ds1wm_data->write_complete = &write_done;
  172. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
  173. ds1wm_data->int_en_reg_none | DS1WM_INTEN_ETMT);
  174. ds1wm_write_register(ds1wm_data, DS1WM_DATA, data);
  175. timeleft = wait_for_completion_timeout(&write_done, DS1WM_TIMEOUT);
  176. ds1wm_data->write_complete = NULL;
  177. if (!timeleft) {
  178. dev_err(&ds1wm_data->pdev->dev, "write failed, timed out\n");
  179. return -ETIMEDOUT;
  180. }
  181. return 0;
  182. }
  183. static u8 ds1wm_read(struct ds1wm_data *ds1wm_data, unsigned char write_data)
  184. {
  185. unsigned long timeleft;
  186. u8 intEnable = DS1WM_INTEN_ERBF | ds1wm_data->int_en_reg_none;
  187. DECLARE_COMPLETION_ONSTACK(read_done);
  188. ds1wm_read_register(ds1wm_data, DS1WM_DATA);
  189. ds1wm_data->read_complete = &read_done;
  190. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, intEnable);
  191. ds1wm_write_register(ds1wm_data, DS1WM_DATA, write_data);
  192. timeleft = wait_for_completion_timeout(&read_done, DS1WM_TIMEOUT);
  193. ds1wm_data->read_complete = NULL;
  194. if (!timeleft) {
  195. dev_err(&ds1wm_data->pdev->dev, "read failed, timed out\n");
  196. ds1wm_data->read_error = -ETIMEDOUT;
  197. return 0xFF;
  198. }
  199. ds1wm_data->read_error = 0;
  200. return ds1wm_data->read_byte;
  201. }
  202. static int ds1wm_find_divisor(int gclk)
  203. {
  204. int i;
  205. for (i = ARRAY_SIZE(freq)-1; i >= 0; --i)
  206. if (gclk >= freq[i].freq)
  207. return freq[i].divisor;
  208. return 0;
  209. }
  210. static void ds1wm_up(struct ds1wm_data *ds1wm_data)
  211. {
  212. int divisor;
  213. struct ds1wm_driver_data *plat = ds1wm_data->pdev->dev.platform_data;
  214. if (ds1wm_data->cell->enable)
  215. ds1wm_data->cell->enable(ds1wm_data->pdev);
  216. divisor = ds1wm_find_divisor(plat->clock_rate);
  217. dev_dbg(&ds1wm_data->pdev->dev,
  218. "found divisor 0x%x for clock %d\n", divisor, plat->clock_rate);
  219. if (divisor == 0) {
  220. dev_err(&ds1wm_data->pdev->dev,
  221. "no suitable divisor for %dHz clock\n",
  222. plat->clock_rate);
  223. return;
  224. }
  225. ds1wm_write_register(ds1wm_data, DS1WM_CLKDIV, divisor);
  226. /* Let the w1 clock stabilize. */
  227. msleep(1);
  228. ds1wm_reset(ds1wm_data);
  229. }
  230. static void ds1wm_down(struct ds1wm_data *ds1wm_data)
  231. {
  232. ds1wm_reset(ds1wm_data);
  233. /* Disable interrupts. */
  234. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
  235. ds1wm_data->int_en_reg_none);
  236. if (ds1wm_data->cell->disable)
  237. ds1wm_data->cell->disable(ds1wm_data->pdev);
  238. }
  239. /* --------------------------------------------------------------------- */
  240. /* w1 methods */
  241. static u8 ds1wm_read_byte(void *data)
  242. {
  243. struct ds1wm_data *ds1wm_data = data;
  244. return ds1wm_read(ds1wm_data, 0xff);
  245. }
  246. static void ds1wm_write_byte(void *data, u8 byte)
  247. {
  248. struct ds1wm_data *ds1wm_data = data;
  249. ds1wm_write(ds1wm_data, byte);
  250. }
  251. static u8 ds1wm_reset_bus(void *data)
  252. {
  253. struct ds1wm_data *ds1wm_data = data;
  254. ds1wm_reset(ds1wm_data);
  255. return 0;
  256. }
  257. static void ds1wm_search(void *data, struct w1_master *master_dev,
  258. u8 search_type, w1_slave_found_callback slave_found)
  259. {
  260. struct ds1wm_data *ds1wm_data = data;
  261. int i;
  262. int ms_discrep_bit = -1;
  263. u64 r = 0; /* holds the progress of the search */
  264. u64 r_prime, d;
  265. unsigned slaves_found = 0;
  266. unsigned int pass = 0;
  267. dev_dbg(&ds1wm_data->pdev->dev, "search begin\n");
  268. while (true) {
  269. ++pass;
  270. if (pass > 100) {
  271. dev_dbg(&ds1wm_data->pdev->dev,
  272. "too many attempts (100), search aborted\n");
  273. return;
  274. }
  275. if (ds1wm_reset(ds1wm_data)) {
  276. dev_dbg(&ds1wm_data->pdev->dev,
  277. "pass: %d reset error (or no slaves)\n", pass);
  278. break;
  279. }
  280. dev_dbg(&ds1wm_data->pdev->dev,
  281. "pass: %d r : %0#18llx writing SEARCH_ROM\n", pass, r);
  282. ds1wm_write(ds1wm_data, search_type);
  283. dev_dbg(&ds1wm_data->pdev->dev,
  284. "pass: %d entering ASM\n", pass);
  285. ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_SRA);
  286. dev_dbg(&ds1wm_data->pdev->dev,
  287. "pass: %d begining nibble loop\n", pass);
  288. r_prime = 0;
  289. d = 0;
  290. /* we work one nibble at a time */
  291. /* each nibble is interleaved to form a byte */
  292. for (i = 0; i < 16; i++) {
  293. unsigned char resp, _r, _r_prime, _d;
  294. _r = (r >> (4*i)) & 0xf;
  295. _r = ((_r & 0x1) << 1) |
  296. ((_r & 0x2) << 2) |
  297. ((_r & 0x4) << 3) |
  298. ((_r & 0x8) << 4);
  299. /* writes _r, then reads back: */
  300. resp = ds1wm_read(ds1wm_data, _r);
  301. if (ds1wm_data->read_error) {
  302. dev_err(&ds1wm_data->pdev->dev,
  303. "pass: %d nibble: %d read error\n", pass, i);
  304. break;
  305. }
  306. _r_prime = ((resp & 0x02) >> 1) |
  307. ((resp & 0x08) >> 2) |
  308. ((resp & 0x20) >> 3) |
  309. ((resp & 0x80) >> 4);
  310. _d = ((resp & 0x01) >> 0) |
  311. ((resp & 0x04) >> 1) |
  312. ((resp & 0x10) >> 2) |
  313. ((resp & 0x40) >> 3);
  314. r_prime |= (unsigned long long) _r_prime << (i * 4);
  315. d |= (unsigned long long) _d << (i * 4);
  316. }
  317. if (ds1wm_data->read_error) {
  318. dev_err(&ds1wm_data->pdev->dev,
  319. "pass: %d read error, retrying\n", pass);
  320. break;
  321. }
  322. dev_dbg(&ds1wm_data->pdev->dev,
  323. "pass: %d r\': %0#18llx d:%0#18llx\n",
  324. pass, r_prime, d);
  325. dev_dbg(&ds1wm_data->pdev->dev,
  326. "pass: %d nibble loop complete, exiting ASM\n", pass);
  327. ds1wm_write_register(ds1wm_data, DS1WM_CMD, ~DS1WM_CMD_SRA);
  328. dev_dbg(&ds1wm_data->pdev->dev,
  329. "pass: %d resetting bus\n", pass);
  330. ds1wm_reset(ds1wm_data);
  331. if ((r_prime & ((u64)1 << 63)) && (d & ((u64)1 << 63))) {
  332. dev_err(&ds1wm_data->pdev->dev,
  333. "pass: %d bus error, retrying\n", pass);
  334. continue; /* start over */
  335. }
  336. dev_dbg(&ds1wm_data->pdev->dev,
  337. "pass: %d found %0#18llx\n", pass, r_prime);
  338. slave_found(master_dev, r_prime);
  339. ++slaves_found;
  340. dev_dbg(&ds1wm_data->pdev->dev,
  341. "pass: %d complete, preparing next pass\n", pass);
  342. /* any discrepency found which we already choose the
  343. '1' branch is now is now irrelevant we reveal the
  344. next branch with this: */
  345. d &= ~r;
  346. /* find last bit set, i.e. the most signif. bit set */
  347. ms_discrep_bit = fls64(d) - 1;
  348. dev_dbg(&ds1wm_data->pdev->dev,
  349. "pass: %d new d:%0#18llx MS discrep bit:%d\n",
  350. pass, d, ms_discrep_bit);
  351. /* prev_ms_discrep_bit = ms_discrep_bit;
  352. prepare for next ROM search: */
  353. if (ms_discrep_bit == -1)
  354. break;
  355. r = (r & ~(~0ull << (ms_discrep_bit))) | 1 << ms_discrep_bit;
  356. } /* end while true */
  357. dev_dbg(&ds1wm_data->pdev->dev,
  358. "pass: %d total: %d search done ms d bit pos: %d\n", pass,
  359. slaves_found, ms_discrep_bit);
  360. }
  361. /* --------------------------------------------------------------------- */
  362. static struct w1_bus_master ds1wm_master = {
  363. .read_byte = ds1wm_read_byte,
  364. .write_byte = ds1wm_write_byte,
  365. .reset_bus = ds1wm_reset_bus,
  366. .search = ds1wm_search,
  367. };
  368. static int ds1wm_probe(struct platform_device *pdev)
  369. {
  370. struct ds1wm_data *ds1wm_data;
  371. struct ds1wm_driver_data *plat;
  372. struct resource *res;
  373. int ret;
  374. if (!pdev)
  375. return -ENODEV;
  376. ds1wm_data = kzalloc(sizeof(*ds1wm_data), GFP_KERNEL);
  377. if (!ds1wm_data)
  378. return -ENOMEM;
  379. platform_set_drvdata(pdev, ds1wm_data);
  380. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  381. if (!res) {
  382. ret = -ENXIO;
  383. goto err0;
  384. }
  385. ds1wm_data->map = ioremap(res->start, resource_size(res));
  386. if (!ds1wm_data->map) {
  387. ret = -ENOMEM;
  388. goto err0;
  389. }
  390. /* calculate bus shift from mem resource */
  391. ds1wm_data->bus_shift = resource_size(res) >> 3;
  392. ds1wm_data->pdev = pdev;
  393. ds1wm_data->cell = mfd_get_cell(pdev);
  394. if (!ds1wm_data->cell) {
  395. ret = -ENODEV;
  396. goto err1;
  397. }
  398. plat = pdev->dev.platform_data;
  399. if (!plat) {
  400. ret = -ENODEV;
  401. goto err1;
  402. }
  403. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  404. if (!res) {
  405. ret = -ENXIO;
  406. goto err1;
  407. }
  408. ds1wm_data->irq = res->start;
  409. ds1wm_data->int_en_reg_none = (plat->active_high ? DS1WM_INTEN_IAS : 0);
  410. ds1wm_data->reset_recover_delay = plat->reset_recover_delay;
  411. if (res->flags & IORESOURCE_IRQ_HIGHEDGE)
  412. irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_RISING);
  413. if (res->flags & IORESOURCE_IRQ_LOWEDGE)
  414. irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_FALLING);
  415. ret = request_irq(ds1wm_data->irq, ds1wm_isr,
  416. IRQF_DISABLED | IRQF_SHARED, "ds1wm", ds1wm_data);
  417. if (ret)
  418. goto err1;
  419. ds1wm_up(ds1wm_data);
  420. ds1wm_master.data = (void *)ds1wm_data;
  421. ret = w1_add_master_device(&ds1wm_master);
  422. if (ret)
  423. goto err2;
  424. return 0;
  425. err2:
  426. ds1wm_down(ds1wm_data);
  427. free_irq(ds1wm_data->irq, ds1wm_data);
  428. err1:
  429. iounmap(ds1wm_data->map);
  430. err0:
  431. kfree(ds1wm_data);
  432. return ret;
  433. }
  434. #ifdef CONFIG_PM
  435. static int ds1wm_suspend(struct platform_device *pdev, pm_message_t state)
  436. {
  437. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  438. ds1wm_down(ds1wm_data);
  439. return 0;
  440. }
  441. static int ds1wm_resume(struct platform_device *pdev)
  442. {
  443. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  444. ds1wm_up(ds1wm_data);
  445. return 0;
  446. }
  447. #else
  448. #define ds1wm_suspend NULL
  449. #define ds1wm_resume NULL
  450. #endif
  451. static int ds1wm_remove(struct platform_device *pdev)
  452. {
  453. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  454. w1_remove_master_device(&ds1wm_master);
  455. ds1wm_down(ds1wm_data);
  456. free_irq(ds1wm_data->irq, ds1wm_data);
  457. iounmap(ds1wm_data->map);
  458. kfree(ds1wm_data);
  459. return 0;
  460. }
  461. static struct platform_driver ds1wm_driver = {
  462. .driver = {
  463. .name = "ds1wm",
  464. },
  465. .probe = ds1wm_probe,
  466. .remove = ds1wm_remove,
  467. .suspend = ds1wm_suspend,
  468. .resume = ds1wm_resume
  469. };
  470. static int __init ds1wm_init(void)
  471. {
  472. printk("DS1WM w1 busmaster driver - (c) 2004 Szabolcs Gyurko\n");
  473. return platform_driver_register(&ds1wm_driver);
  474. }
  475. static void __exit ds1wm_exit(void)
  476. {
  477. platform_driver_unregister(&ds1wm_driver);
  478. }
  479. module_init(ds1wm_init);
  480. module_exit(ds1wm_exit);
  481. MODULE_LICENSE("GPL");
  482. MODULE_AUTHOR("Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>, "
  483. "Matt Reimer <mreimer@vpop.net>,"
  484. "Jean-Francois Dagenais <dagenaisj@sonatest.com>");
  485. MODULE_DESCRIPTION("DS1WM w1 busmaster driver");