nuc900_nand.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Copyright © 2009 Nuvoton technology corporation.
  3. *
  4. * Wan ZongShun <mcuos.com@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation;version 2 of the License.
  9. *
  10. */
  11. #include <linux/slab.h>
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/nand.h>
  22. #include <linux/mtd/partitions.h>
  23. #define REG_FMICSR 0x00
  24. #define REG_SMCSR 0xa0
  25. #define REG_SMISR 0xac
  26. #define REG_SMCMD 0xb0
  27. #define REG_SMADDR 0xb4
  28. #define REG_SMDATA 0xb8
  29. #define RESET_FMI 0x01
  30. #define NAND_EN 0x08
  31. #define READYBUSY (0x01 << 18)
  32. #define SWRST 0x01
  33. #define PSIZE (0x01 << 3)
  34. #define DMARWEN (0x03 << 1)
  35. #define BUSWID (0x01 << 4)
  36. #define ECC4EN (0x01 << 5)
  37. #define WP (0x01 << 24)
  38. #define NANDCS (0x01 << 25)
  39. #define ENDADDR (0x01 << 31)
  40. #define read_data_reg(dev) \
  41. __raw_readl((dev)->reg + REG_SMDATA)
  42. #define write_data_reg(dev, val) \
  43. __raw_writel((val), (dev)->reg + REG_SMDATA)
  44. #define write_cmd_reg(dev, val) \
  45. __raw_writel((val), (dev)->reg + REG_SMCMD)
  46. #define write_addr_reg(dev, val) \
  47. __raw_writel((val), (dev)->reg + REG_SMADDR)
  48. struct nuc900_nand {
  49. struct mtd_info mtd;
  50. struct nand_chip chip;
  51. void __iomem *reg;
  52. struct clk *clk;
  53. spinlock_t lock;
  54. };
  55. static const struct mtd_partition partitions[] = {
  56. {
  57. .name = "NAND FS 0",
  58. .offset = 0,
  59. .size = 8 * 1024 * 1024
  60. },
  61. {
  62. .name = "NAND FS 1",
  63. .offset = MTDPART_OFS_APPEND,
  64. .size = MTDPART_SIZ_FULL
  65. }
  66. };
  67. static unsigned char nuc900_nand_read_byte(struct mtd_info *mtd)
  68. {
  69. unsigned char ret;
  70. struct nuc900_nand *nand;
  71. nand = container_of(mtd, struct nuc900_nand, mtd);
  72. ret = (unsigned char)read_data_reg(nand);
  73. return ret;
  74. }
  75. static void nuc900_nand_read_buf(struct mtd_info *mtd,
  76. unsigned char *buf, int len)
  77. {
  78. int i;
  79. struct nuc900_nand *nand;
  80. nand = container_of(mtd, struct nuc900_nand, mtd);
  81. for (i = 0; i < len; i++)
  82. buf[i] = (unsigned char)read_data_reg(nand);
  83. }
  84. static void nuc900_nand_write_buf(struct mtd_info *mtd,
  85. const unsigned char *buf, int len)
  86. {
  87. int i;
  88. struct nuc900_nand *nand;
  89. nand = container_of(mtd, struct nuc900_nand, mtd);
  90. for (i = 0; i < len; i++)
  91. write_data_reg(nand, buf[i]);
  92. }
  93. static int nuc900_verify_buf(struct mtd_info *mtd,
  94. const unsigned char *buf, int len)
  95. {
  96. int i;
  97. struct nuc900_nand *nand;
  98. nand = container_of(mtd, struct nuc900_nand, mtd);
  99. for (i = 0; i < len; i++) {
  100. if (buf[i] != (unsigned char)read_data_reg(nand))
  101. return -EFAULT;
  102. }
  103. return 0;
  104. }
  105. static int nuc900_check_rb(struct nuc900_nand *nand)
  106. {
  107. unsigned int val;
  108. spin_lock(&nand->lock);
  109. val = __raw_readl(REG_SMISR);
  110. val &= READYBUSY;
  111. spin_unlock(&nand->lock);
  112. return val;
  113. }
  114. static int nuc900_nand_devready(struct mtd_info *mtd)
  115. {
  116. struct nuc900_nand *nand;
  117. int ready;
  118. nand = container_of(mtd, struct nuc900_nand, mtd);
  119. ready = (nuc900_check_rb(nand)) ? 1 : 0;
  120. return ready;
  121. }
  122. static void nuc900_nand_command_lp(struct mtd_info *mtd, unsigned int command,
  123. int column, int page_addr)
  124. {
  125. register struct nand_chip *chip = mtd->priv;
  126. struct nuc900_nand *nand;
  127. nand = container_of(mtd, struct nuc900_nand, mtd);
  128. if (command == NAND_CMD_READOOB) {
  129. column += mtd->writesize;
  130. command = NAND_CMD_READ0;
  131. }
  132. write_cmd_reg(nand, command & 0xff);
  133. if (column != -1 || page_addr != -1) {
  134. if (column != -1) {
  135. if (chip->options & NAND_BUSWIDTH_16)
  136. column >>= 1;
  137. write_addr_reg(nand, column);
  138. write_addr_reg(nand, column >> 8 | ENDADDR);
  139. }
  140. if (page_addr != -1) {
  141. write_addr_reg(nand, page_addr);
  142. if (chip->chipsize > (128 << 20)) {
  143. write_addr_reg(nand, page_addr >> 8);
  144. write_addr_reg(nand, page_addr >> 16 | ENDADDR);
  145. } else {
  146. write_addr_reg(nand, page_addr >> 8 | ENDADDR);
  147. }
  148. }
  149. }
  150. switch (command) {
  151. case NAND_CMD_CACHEDPROG:
  152. case NAND_CMD_PAGEPROG:
  153. case NAND_CMD_ERASE1:
  154. case NAND_CMD_ERASE2:
  155. case NAND_CMD_SEQIN:
  156. case NAND_CMD_RNDIN:
  157. case NAND_CMD_STATUS:
  158. case NAND_CMD_DEPLETE1:
  159. return;
  160. case NAND_CMD_STATUS_ERROR:
  161. case NAND_CMD_STATUS_ERROR0:
  162. case NAND_CMD_STATUS_ERROR1:
  163. case NAND_CMD_STATUS_ERROR2:
  164. case NAND_CMD_STATUS_ERROR3:
  165. udelay(chip->chip_delay);
  166. return;
  167. case NAND_CMD_RESET:
  168. if (chip->dev_ready)
  169. break;
  170. udelay(chip->chip_delay);
  171. write_cmd_reg(nand, NAND_CMD_STATUS);
  172. write_cmd_reg(nand, command);
  173. while (!nuc900_check_rb(nand))
  174. ;
  175. return;
  176. case NAND_CMD_RNDOUT:
  177. write_cmd_reg(nand, NAND_CMD_RNDOUTSTART);
  178. return;
  179. case NAND_CMD_READ0:
  180. write_cmd_reg(nand, NAND_CMD_READSTART);
  181. default:
  182. if (!chip->dev_ready) {
  183. udelay(chip->chip_delay);
  184. return;
  185. }
  186. }
  187. /* Apply this short delay always to ensure that we do wait tWB in
  188. * any case on any machine. */
  189. ndelay(100);
  190. while (!chip->dev_ready(mtd))
  191. ;
  192. }
  193. static void nuc900_nand_enable(struct nuc900_nand *nand)
  194. {
  195. unsigned int val;
  196. spin_lock(&nand->lock);
  197. __raw_writel(RESET_FMI, (nand->reg + REG_FMICSR));
  198. val = __raw_readl(nand->reg + REG_FMICSR);
  199. if (!(val & NAND_EN))
  200. __raw_writel(val | NAND_EN, nand->reg + REG_FMICSR);
  201. val = __raw_readl(nand->reg + REG_SMCSR);
  202. val &= ~(SWRST|PSIZE|DMARWEN|BUSWID|ECC4EN|NANDCS);
  203. val |= WP;
  204. __raw_writel(val, nand->reg + REG_SMCSR);
  205. spin_unlock(&nand->lock);
  206. }
  207. static int __devinit nuc900_nand_probe(struct platform_device *pdev)
  208. {
  209. struct nuc900_nand *nuc900_nand;
  210. struct nand_chip *chip;
  211. int retval;
  212. struct resource *res;
  213. retval = 0;
  214. nuc900_nand = kzalloc(sizeof(struct nuc900_nand), GFP_KERNEL);
  215. if (!nuc900_nand)
  216. return -ENOMEM;
  217. chip = &(nuc900_nand->chip);
  218. nuc900_nand->mtd.priv = chip;
  219. nuc900_nand->mtd.owner = THIS_MODULE;
  220. spin_lock_init(&nuc900_nand->lock);
  221. nuc900_nand->clk = clk_get(&pdev->dev, NULL);
  222. if (IS_ERR(nuc900_nand->clk)) {
  223. retval = -ENOENT;
  224. goto fail1;
  225. }
  226. clk_enable(nuc900_nand->clk);
  227. chip->cmdfunc = nuc900_nand_command_lp;
  228. chip->dev_ready = nuc900_nand_devready;
  229. chip->read_byte = nuc900_nand_read_byte;
  230. chip->write_buf = nuc900_nand_write_buf;
  231. chip->read_buf = nuc900_nand_read_buf;
  232. chip->verify_buf = nuc900_verify_buf;
  233. chip->chip_delay = 50;
  234. chip->options = 0;
  235. chip->ecc.mode = NAND_ECC_SOFT;
  236. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  237. if (!res) {
  238. retval = -ENXIO;
  239. goto fail1;
  240. }
  241. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  242. retval = -EBUSY;
  243. goto fail1;
  244. }
  245. nuc900_nand->reg = ioremap(res->start, resource_size(res));
  246. if (!nuc900_nand->reg) {
  247. retval = -ENOMEM;
  248. goto fail2;
  249. }
  250. nuc900_nand_enable(nuc900_nand);
  251. if (nand_scan(&(nuc900_nand->mtd), 1)) {
  252. retval = -ENXIO;
  253. goto fail3;
  254. }
  255. mtd_device_register(&(nuc900_nand->mtd), partitions,
  256. ARRAY_SIZE(partitions));
  257. platform_set_drvdata(pdev, nuc900_nand);
  258. return retval;
  259. fail3: iounmap(nuc900_nand->reg);
  260. fail2: release_mem_region(res->start, resource_size(res));
  261. fail1: kfree(nuc900_nand);
  262. return retval;
  263. }
  264. static int __devexit nuc900_nand_remove(struct platform_device *pdev)
  265. {
  266. struct nuc900_nand *nuc900_nand = platform_get_drvdata(pdev);
  267. struct resource *res;
  268. nand_release(&nuc900_nand->mtd);
  269. iounmap(nuc900_nand->reg);
  270. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  271. release_mem_region(res->start, resource_size(res));
  272. clk_disable(nuc900_nand->clk);
  273. clk_put(nuc900_nand->clk);
  274. kfree(nuc900_nand);
  275. platform_set_drvdata(pdev, NULL);
  276. return 0;
  277. }
  278. static struct platform_driver nuc900_nand_driver = {
  279. .probe = nuc900_nand_probe,
  280. .remove = __devexit_p(nuc900_nand_remove),
  281. .driver = {
  282. .name = "nuc900-fmi",
  283. .owner = THIS_MODULE,
  284. },
  285. };
  286. module_platform_driver(nuc900_nand_driver);
  287. MODULE_AUTHOR("Wan ZongShun <mcuos.com@gmail.com>");
  288. MODULE_DESCRIPTION("w90p910/NUC9xx nand driver!");
  289. MODULE_LICENSE("GPL");
  290. MODULE_ALIAS("platform:nuc900-fmi");