davinci_nand.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * davinci_nand.c - NAND Flash Driver for DaVinci family chips
  3. *
  4. * Copyright © 2006 Texas Instruments.
  5. *
  6. * Port to 2.6.23 Copyright © 2008 by:
  7. * Sander Huijsen <Shuijsen@optelecom-nkf.com>
  8. * Troy Kisky <troy.kisky@boundarydevices.com>
  9. * Dirk Behme <Dirk.Behme@gmail.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/err.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/mtd/nand.h>
  33. #include <linux/mtd/partitions.h>
  34. #include <linux/slab.h>
  35. #include <mach/nand.h>
  36. #include <mach/aemif.h>
  37. /*
  38. * This is a device driver for the NAND flash controller found on the
  39. * various DaVinci family chips. It handles up to four SoC chipselects,
  40. * and some flavors of secondary chipselect (e.g. based on A12) as used
  41. * with multichip packages.
  42. *
  43. * The 1-bit ECC hardware is supported, as well as the newer 4-bit ECC
  44. * available on chips like the DM355 and OMAP-L137 and needed with the
  45. * more error-prone MLC NAND chips.
  46. *
  47. * This driver assumes EM_WAIT connects all the NAND devices' RDY/nBUSY
  48. * outputs in a "wire-AND" configuration, with no per-chip signals.
  49. */
  50. struct davinci_nand_info {
  51. struct mtd_info mtd;
  52. struct nand_chip chip;
  53. struct nand_ecclayout ecclayout;
  54. struct device *dev;
  55. struct clk *clk;
  56. bool is_readmode;
  57. void __iomem *base;
  58. void __iomem *vaddr;
  59. uint32_t ioaddr;
  60. uint32_t current_cs;
  61. uint32_t mask_chipsel;
  62. uint32_t mask_ale;
  63. uint32_t mask_cle;
  64. uint32_t core_chipsel;
  65. struct davinci_aemif_timing *timing;
  66. };
  67. static DEFINE_SPINLOCK(davinci_nand_lock);
  68. static bool ecc4_busy;
  69. #define to_davinci_nand(m) container_of(m, struct davinci_nand_info, mtd)
  70. static inline unsigned int davinci_nand_readl(struct davinci_nand_info *info,
  71. int offset)
  72. {
  73. return __raw_readl(info->base + offset);
  74. }
  75. static inline void davinci_nand_writel(struct davinci_nand_info *info,
  76. int offset, unsigned long value)
  77. {
  78. __raw_writel(value, info->base + offset);
  79. }
  80. /*----------------------------------------------------------------------*/
  81. /*
  82. * Access to hardware control lines: ALE, CLE, secondary chipselect.
  83. */
  84. static void nand_davinci_hwcontrol(struct mtd_info *mtd, int cmd,
  85. unsigned int ctrl)
  86. {
  87. struct davinci_nand_info *info = to_davinci_nand(mtd);
  88. uint32_t addr = info->current_cs;
  89. struct nand_chip *nand = mtd->priv;
  90. /* Did the control lines change? */
  91. if (ctrl & NAND_CTRL_CHANGE) {
  92. if ((ctrl & NAND_CTRL_CLE) == NAND_CTRL_CLE)
  93. addr |= info->mask_cle;
  94. else if ((ctrl & NAND_CTRL_ALE) == NAND_CTRL_ALE)
  95. addr |= info->mask_ale;
  96. nand->IO_ADDR_W = (void __iomem __force *)addr;
  97. }
  98. if (cmd != NAND_CMD_NONE)
  99. iowrite8(cmd, nand->IO_ADDR_W);
  100. }
  101. static void nand_davinci_select_chip(struct mtd_info *mtd, int chip)
  102. {
  103. struct davinci_nand_info *info = to_davinci_nand(mtd);
  104. uint32_t addr = info->ioaddr;
  105. /* maybe kick in a second chipselect */
  106. if (chip > 0)
  107. addr |= info->mask_chipsel;
  108. info->current_cs = addr;
  109. info->chip.IO_ADDR_W = (void __iomem __force *)addr;
  110. info->chip.IO_ADDR_R = info->chip.IO_ADDR_W;
  111. }
  112. /*----------------------------------------------------------------------*/
  113. /*
  114. * 1-bit hardware ECC ... context maintained for each core chipselect
  115. */
  116. static inline uint32_t nand_davinci_readecc_1bit(struct mtd_info *mtd)
  117. {
  118. struct davinci_nand_info *info = to_davinci_nand(mtd);
  119. return davinci_nand_readl(info, NANDF1ECC_OFFSET
  120. + 4 * info->core_chipsel);
  121. }
  122. static void nand_davinci_hwctl_1bit(struct mtd_info *mtd, int mode)
  123. {
  124. struct davinci_nand_info *info;
  125. uint32_t nandcfr;
  126. unsigned long flags;
  127. info = to_davinci_nand(mtd);
  128. /* Reset ECC hardware */
  129. nand_davinci_readecc_1bit(mtd);
  130. spin_lock_irqsave(&davinci_nand_lock, flags);
  131. /* Restart ECC hardware */
  132. nandcfr = davinci_nand_readl(info, NANDFCR_OFFSET);
  133. nandcfr |= BIT(8 + info->core_chipsel);
  134. davinci_nand_writel(info, NANDFCR_OFFSET, nandcfr);
  135. spin_unlock_irqrestore(&davinci_nand_lock, flags);
  136. }
  137. /*
  138. * Read hardware ECC value and pack into three bytes
  139. */
  140. static int nand_davinci_calculate_1bit(struct mtd_info *mtd,
  141. const u_char *dat, u_char *ecc_code)
  142. {
  143. unsigned int ecc_val = nand_davinci_readecc_1bit(mtd);
  144. unsigned int ecc24 = (ecc_val & 0x0fff) | ((ecc_val & 0x0fff0000) >> 4);
  145. /* invert so that erased block ecc is correct */
  146. ecc24 = ~ecc24;
  147. ecc_code[0] = (u_char)(ecc24);
  148. ecc_code[1] = (u_char)(ecc24 >> 8);
  149. ecc_code[2] = (u_char)(ecc24 >> 16);
  150. return 0;
  151. }
  152. static int nand_davinci_correct_1bit(struct mtd_info *mtd, u_char *dat,
  153. u_char *read_ecc, u_char *calc_ecc)
  154. {
  155. struct nand_chip *chip = mtd->priv;
  156. uint32_t eccNand = read_ecc[0] | (read_ecc[1] << 8) |
  157. (read_ecc[2] << 16);
  158. uint32_t eccCalc = calc_ecc[0] | (calc_ecc[1] << 8) |
  159. (calc_ecc[2] << 16);
  160. uint32_t diff = eccCalc ^ eccNand;
  161. if (diff) {
  162. if ((((diff >> 12) ^ diff) & 0xfff) == 0xfff) {
  163. /* Correctable error */
  164. if ((diff >> (12 + 3)) < chip->ecc.size) {
  165. dat[diff >> (12 + 3)] ^= BIT((diff >> 12) & 7);
  166. return 1;
  167. } else {
  168. return -1;
  169. }
  170. } else if (!(diff & (diff - 1))) {
  171. /* Single bit ECC error in the ECC itself,
  172. * nothing to fix */
  173. return 1;
  174. } else {
  175. /* Uncorrectable error */
  176. return -1;
  177. }
  178. }
  179. return 0;
  180. }
  181. /*----------------------------------------------------------------------*/
  182. /*
  183. * 4-bit hardware ECC ... context maintained over entire AEMIF
  184. *
  185. * This is a syndrome engine, but we avoid NAND_ECC_HW_SYNDROME
  186. * since that forces use of a problematic "infix OOB" layout.
  187. * Among other things, it trashes manufacturer bad block markers.
  188. * Also, and specific to this hardware, it ECC-protects the "prepad"
  189. * in the OOB ... while having ECC protection for parts of OOB would
  190. * seem useful, the current MTD stack sometimes wants to update the
  191. * OOB without recomputing ECC.
  192. */
  193. static void nand_davinci_hwctl_4bit(struct mtd_info *mtd, int mode)
  194. {
  195. struct davinci_nand_info *info = to_davinci_nand(mtd);
  196. unsigned long flags;
  197. u32 val;
  198. spin_lock_irqsave(&davinci_nand_lock, flags);
  199. /* Start 4-bit ECC calculation for read/write */
  200. val = davinci_nand_readl(info, NANDFCR_OFFSET);
  201. val &= ~(0x03 << 4);
  202. val |= (info->core_chipsel << 4) | BIT(12);
  203. davinci_nand_writel(info, NANDFCR_OFFSET, val);
  204. info->is_readmode = (mode == NAND_ECC_READ);
  205. spin_unlock_irqrestore(&davinci_nand_lock, flags);
  206. }
  207. /* Read raw ECC code after writing to NAND. */
  208. static void
  209. nand_davinci_readecc_4bit(struct davinci_nand_info *info, u32 code[4])
  210. {
  211. const u32 mask = 0x03ff03ff;
  212. code[0] = davinci_nand_readl(info, NAND_4BIT_ECC1_OFFSET) & mask;
  213. code[1] = davinci_nand_readl(info, NAND_4BIT_ECC2_OFFSET) & mask;
  214. code[2] = davinci_nand_readl(info, NAND_4BIT_ECC3_OFFSET) & mask;
  215. code[3] = davinci_nand_readl(info, NAND_4BIT_ECC4_OFFSET) & mask;
  216. }
  217. /* Terminate read ECC; or return ECC (as bytes) of data written to NAND. */
  218. static int nand_davinci_calculate_4bit(struct mtd_info *mtd,
  219. const u_char *dat, u_char *ecc_code)
  220. {
  221. struct davinci_nand_info *info = to_davinci_nand(mtd);
  222. u32 raw_ecc[4], *p;
  223. unsigned i;
  224. /* After a read, terminate ECC calculation by a dummy read
  225. * of some 4-bit ECC register. ECC covers everything that
  226. * was read; correct() just uses the hardware state, so
  227. * ecc_code is not needed.
  228. */
  229. if (info->is_readmode) {
  230. davinci_nand_readl(info, NAND_4BIT_ECC1_OFFSET);
  231. return 0;
  232. }
  233. /* Pack eight raw 10-bit ecc values into ten bytes, making
  234. * two passes which each convert four values (in upper and
  235. * lower halves of two 32-bit words) into five bytes. The
  236. * ROM boot loader uses this same packing scheme.
  237. */
  238. nand_davinci_readecc_4bit(info, raw_ecc);
  239. for (i = 0, p = raw_ecc; i < 2; i++, p += 2) {
  240. *ecc_code++ = p[0] & 0xff;
  241. *ecc_code++ = ((p[0] >> 8) & 0x03) | ((p[0] >> 14) & 0xfc);
  242. *ecc_code++ = ((p[0] >> 22) & 0x0f) | ((p[1] << 4) & 0xf0);
  243. *ecc_code++ = ((p[1] >> 4) & 0x3f) | ((p[1] >> 10) & 0xc0);
  244. *ecc_code++ = (p[1] >> 18) & 0xff;
  245. }
  246. return 0;
  247. }
  248. /* Correct up to 4 bits in data we just read, using state left in the
  249. * hardware plus the ecc_code computed when it was first written.
  250. */
  251. static int nand_davinci_correct_4bit(struct mtd_info *mtd,
  252. u_char *data, u_char *ecc_code, u_char *null)
  253. {
  254. int i;
  255. struct davinci_nand_info *info = to_davinci_nand(mtd);
  256. unsigned short ecc10[8];
  257. unsigned short *ecc16;
  258. u32 syndrome[4];
  259. u32 ecc_state;
  260. unsigned num_errors, corrected;
  261. unsigned long timeo;
  262. /* All bytes 0xff? It's an erased page; ignore its ECC. */
  263. for (i = 0; i < 10; i++) {
  264. if (ecc_code[i] != 0xff)
  265. goto compare;
  266. }
  267. return 0;
  268. compare:
  269. /* Unpack ten bytes into eight 10 bit values. We know we're
  270. * little-endian, and use type punning for less shifting/masking.
  271. */
  272. if (WARN_ON(0x01 & (unsigned) ecc_code))
  273. return -EINVAL;
  274. ecc16 = (unsigned short *)ecc_code;
  275. ecc10[0] = (ecc16[0] >> 0) & 0x3ff;
  276. ecc10[1] = ((ecc16[0] >> 10) & 0x3f) | ((ecc16[1] << 6) & 0x3c0);
  277. ecc10[2] = (ecc16[1] >> 4) & 0x3ff;
  278. ecc10[3] = ((ecc16[1] >> 14) & 0x3) | ((ecc16[2] << 2) & 0x3fc);
  279. ecc10[4] = (ecc16[2] >> 8) | ((ecc16[3] << 8) & 0x300);
  280. ecc10[5] = (ecc16[3] >> 2) & 0x3ff;
  281. ecc10[6] = ((ecc16[3] >> 12) & 0xf) | ((ecc16[4] << 4) & 0x3f0);
  282. ecc10[7] = (ecc16[4] >> 6) & 0x3ff;
  283. /* Tell ECC controller about the expected ECC codes. */
  284. for (i = 7; i >= 0; i--)
  285. davinci_nand_writel(info, NAND_4BIT_ECC_LOAD_OFFSET, ecc10[i]);
  286. /* Allow time for syndrome calculation ... then read it.
  287. * A syndrome of all zeroes 0 means no detected errors.
  288. */
  289. davinci_nand_readl(info, NANDFSR_OFFSET);
  290. nand_davinci_readecc_4bit(info, syndrome);
  291. if (!(syndrome[0] | syndrome[1] | syndrome[2] | syndrome[3]))
  292. return 0;
  293. /*
  294. * Clear any previous address calculation by doing a dummy read of an
  295. * error address register.
  296. */
  297. davinci_nand_readl(info, NAND_ERR_ADD1_OFFSET);
  298. /* Start address calculation, and wait for it to complete.
  299. * We _could_ start reading more data while this is working,
  300. * to speed up the overall page read.
  301. */
  302. davinci_nand_writel(info, NANDFCR_OFFSET,
  303. davinci_nand_readl(info, NANDFCR_OFFSET) | BIT(13));
  304. /*
  305. * ECC_STATE field reads 0x3 (Error correction complete) immediately
  306. * after setting the 4BITECC_ADD_CALC_START bit. So if you immediately
  307. * begin trying to poll for the state, you may fall right out of your
  308. * loop without any of the correction calculations having taken place.
  309. * The recommendation from the hardware team is to initially delay as
  310. * long as ECC_STATE reads less than 4. After that, ECC HW has entered
  311. * correction state.
  312. */
  313. timeo = jiffies + usecs_to_jiffies(100);
  314. do {
  315. ecc_state = (davinci_nand_readl(info,
  316. NANDFSR_OFFSET) >> 8) & 0x0f;
  317. cpu_relax();
  318. } while ((ecc_state < 4) && time_before(jiffies, timeo));
  319. for (;;) {
  320. u32 fsr = davinci_nand_readl(info, NANDFSR_OFFSET);
  321. switch ((fsr >> 8) & 0x0f) {
  322. case 0: /* no error, should not happen */
  323. davinci_nand_readl(info, NAND_ERR_ERRVAL1_OFFSET);
  324. return 0;
  325. case 1: /* five or more errors detected */
  326. davinci_nand_readl(info, NAND_ERR_ERRVAL1_OFFSET);
  327. return -EIO;
  328. case 2: /* error addresses computed */
  329. case 3:
  330. num_errors = 1 + ((fsr >> 16) & 0x03);
  331. goto correct;
  332. default: /* still working on it */
  333. cpu_relax();
  334. continue;
  335. }
  336. }
  337. correct:
  338. /* correct each error */
  339. for (i = 0, corrected = 0; i < num_errors; i++) {
  340. int error_address, error_value;
  341. if (i > 1) {
  342. error_address = davinci_nand_readl(info,
  343. NAND_ERR_ADD2_OFFSET);
  344. error_value = davinci_nand_readl(info,
  345. NAND_ERR_ERRVAL2_OFFSET);
  346. } else {
  347. error_address = davinci_nand_readl(info,
  348. NAND_ERR_ADD1_OFFSET);
  349. error_value = davinci_nand_readl(info,
  350. NAND_ERR_ERRVAL1_OFFSET);
  351. }
  352. if (i & 1) {
  353. error_address >>= 16;
  354. error_value >>= 16;
  355. }
  356. error_address &= 0x3ff;
  357. error_address = (512 + 7) - error_address;
  358. if (error_address < 512) {
  359. data[error_address] ^= error_value;
  360. corrected++;
  361. }
  362. }
  363. return corrected;
  364. }
  365. /*----------------------------------------------------------------------*/
  366. /*
  367. * NOTE: NAND boot requires ALE == EM_A[1], CLE == EM_A[2], so that's
  368. * how these chips are normally wired. This translates to both 8 and 16
  369. * bit busses using ALE == BIT(3) in byte addresses, and CLE == BIT(4).
  370. *
  371. * For now we assume that configuration, or any other one which ignores
  372. * the two LSBs for NAND access ... so we can issue 32-bit reads/writes
  373. * and have that transparently morphed into multiple NAND operations.
  374. */
  375. static void nand_davinci_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  376. {
  377. struct nand_chip *chip = mtd->priv;
  378. if ((0x03 & ((unsigned)buf)) == 0 && (0x03 & len) == 0)
  379. ioread32_rep(chip->IO_ADDR_R, buf, len >> 2);
  380. else if ((0x01 & ((unsigned)buf)) == 0 && (0x01 & len) == 0)
  381. ioread16_rep(chip->IO_ADDR_R, buf, len >> 1);
  382. else
  383. ioread8_rep(chip->IO_ADDR_R, buf, len);
  384. }
  385. static void nand_davinci_write_buf(struct mtd_info *mtd,
  386. const uint8_t *buf, int len)
  387. {
  388. struct nand_chip *chip = mtd->priv;
  389. if ((0x03 & ((unsigned)buf)) == 0 && (0x03 & len) == 0)
  390. iowrite32_rep(chip->IO_ADDR_R, buf, len >> 2);
  391. else if ((0x01 & ((unsigned)buf)) == 0 && (0x01 & len) == 0)
  392. iowrite16_rep(chip->IO_ADDR_R, buf, len >> 1);
  393. else
  394. iowrite8_rep(chip->IO_ADDR_R, buf, len);
  395. }
  396. /*
  397. * Check hardware register for wait status. Returns 1 if device is ready,
  398. * 0 if it is still busy.
  399. */
  400. static int nand_davinci_dev_ready(struct mtd_info *mtd)
  401. {
  402. struct davinci_nand_info *info = to_davinci_nand(mtd);
  403. return davinci_nand_readl(info, NANDFSR_OFFSET) & BIT(0);
  404. }
  405. /*----------------------------------------------------------------------*/
  406. /* An ECC layout for using 4-bit ECC with small-page flash, storing
  407. * ten ECC bytes plus the manufacturer's bad block marker byte, and
  408. * and not overlapping the default BBT markers.
  409. */
  410. static struct nand_ecclayout hwecc4_small __initconst = {
  411. .eccbytes = 10,
  412. .eccpos = { 0, 1, 2, 3, 4,
  413. /* offset 5 holds the badblock marker */
  414. 6, 7,
  415. 13, 14, 15, },
  416. .oobfree = {
  417. {.offset = 8, .length = 5, },
  418. {.offset = 16, },
  419. },
  420. };
  421. /* An ECC layout for using 4-bit ECC with large-page (2048bytes) flash,
  422. * storing ten ECC bytes plus the manufacturer's bad block marker byte,
  423. * and not overlapping the default BBT markers.
  424. */
  425. static struct nand_ecclayout hwecc4_2048 __initconst = {
  426. .eccbytes = 40,
  427. .eccpos = {
  428. /* at the end of spare sector */
  429. 24, 25, 26, 27, 28, 29, 30, 31, 32, 33,
  430. 34, 35, 36, 37, 38, 39, 40, 41, 42, 43,
  431. 44, 45, 46, 47, 48, 49, 50, 51, 52, 53,
  432. 54, 55, 56, 57, 58, 59, 60, 61, 62, 63,
  433. },
  434. .oobfree = {
  435. /* 2 bytes at offset 0 hold manufacturer badblock markers */
  436. {.offset = 2, .length = 22, },
  437. /* 5 bytes at offset 8 hold BBT markers */
  438. /* 8 bytes at offset 16 hold JFFS2 clean markers */
  439. },
  440. };
  441. static int __init nand_davinci_probe(struct platform_device *pdev)
  442. {
  443. struct davinci_nand_pdata *pdata = pdev->dev.platform_data;
  444. struct davinci_nand_info *info;
  445. struct resource *res1;
  446. struct resource *res2;
  447. void __iomem *vaddr;
  448. void __iomem *base;
  449. int ret;
  450. uint32_t val;
  451. nand_ecc_modes_t ecc_mode;
  452. /* insist on board-specific configuration */
  453. if (!pdata)
  454. return -ENODEV;
  455. /* which external chipselect will we be managing? */
  456. if (pdev->id < 0 || pdev->id > 3)
  457. return -ENODEV;
  458. info = kzalloc(sizeof(*info), GFP_KERNEL);
  459. if (!info) {
  460. dev_err(&pdev->dev, "unable to allocate memory\n");
  461. ret = -ENOMEM;
  462. goto err_nomem;
  463. }
  464. platform_set_drvdata(pdev, info);
  465. res1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  466. res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  467. if (!res1 || !res2) {
  468. dev_err(&pdev->dev, "resource missing\n");
  469. ret = -EINVAL;
  470. goto err_nomem;
  471. }
  472. vaddr = ioremap(res1->start, resource_size(res1));
  473. base = ioremap(res2->start, resource_size(res2));
  474. if (!vaddr || !base) {
  475. dev_err(&pdev->dev, "ioremap failed\n");
  476. ret = -EINVAL;
  477. goto err_ioremap;
  478. }
  479. info->dev = &pdev->dev;
  480. info->base = base;
  481. info->vaddr = vaddr;
  482. info->mtd.priv = &info->chip;
  483. info->mtd.name = dev_name(&pdev->dev);
  484. info->mtd.owner = THIS_MODULE;
  485. info->mtd.dev.parent = &pdev->dev;
  486. info->chip.IO_ADDR_R = vaddr;
  487. info->chip.IO_ADDR_W = vaddr;
  488. info->chip.chip_delay = 0;
  489. info->chip.select_chip = nand_davinci_select_chip;
  490. /* options such as NAND_BBT_USE_FLASH */
  491. info->chip.bbt_options = pdata->bbt_options;
  492. /* options such as 16-bit widths */
  493. info->chip.options = pdata->options;
  494. info->chip.bbt_td = pdata->bbt_td;
  495. info->chip.bbt_md = pdata->bbt_md;
  496. info->timing = pdata->timing;
  497. info->ioaddr = (uint32_t __force) vaddr;
  498. info->current_cs = info->ioaddr;
  499. info->core_chipsel = pdev->id;
  500. info->mask_chipsel = pdata->mask_chipsel;
  501. /* use nandboot-capable ALE/CLE masks by default */
  502. info->mask_ale = pdata->mask_ale ? : MASK_ALE;
  503. info->mask_cle = pdata->mask_cle ? : MASK_CLE;
  504. /* Set address of hardware control function */
  505. info->chip.cmd_ctrl = nand_davinci_hwcontrol;
  506. info->chip.dev_ready = nand_davinci_dev_ready;
  507. /* Speed up buffer I/O */
  508. info->chip.read_buf = nand_davinci_read_buf;
  509. info->chip.write_buf = nand_davinci_write_buf;
  510. /* Use board-specific ECC config */
  511. ecc_mode = pdata->ecc_mode;
  512. ret = -EINVAL;
  513. switch (ecc_mode) {
  514. case NAND_ECC_NONE:
  515. case NAND_ECC_SOFT:
  516. pdata->ecc_bits = 0;
  517. break;
  518. case NAND_ECC_HW:
  519. if (pdata->ecc_bits == 4) {
  520. /* No sanity checks: CPUs must support this,
  521. * and the chips may not use NAND_BUSWIDTH_16.
  522. */
  523. /* No sharing 4-bit hardware between chipselects yet */
  524. spin_lock_irq(&davinci_nand_lock);
  525. if (ecc4_busy)
  526. ret = -EBUSY;
  527. else
  528. ecc4_busy = true;
  529. spin_unlock_irq(&davinci_nand_lock);
  530. if (ret == -EBUSY)
  531. goto err_ecc;
  532. info->chip.ecc.calculate = nand_davinci_calculate_4bit;
  533. info->chip.ecc.correct = nand_davinci_correct_4bit;
  534. info->chip.ecc.hwctl = nand_davinci_hwctl_4bit;
  535. info->chip.ecc.bytes = 10;
  536. } else {
  537. info->chip.ecc.calculate = nand_davinci_calculate_1bit;
  538. info->chip.ecc.correct = nand_davinci_correct_1bit;
  539. info->chip.ecc.hwctl = nand_davinci_hwctl_1bit;
  540. info->chip.ecc.bytes = 3;
  541. }
  542. info->chip.ecc.size = 512;
  543. info->chip.ecc.strength = pdata->ecc_bits;
  544. break;
  545. default:
  546. ret = -EINVAL;
  547. goto err_ecc;
  548. }
  549. info->chip.ecc.mode = ecc_mode;
  550. info->clk = clk_get(&pdev->dev, "aemif");
  551. if (IS_ERR(info->clk)) {
  552. ret = PTR_ERR(info->clk);
  553. dev_dbg(&pdev->dev, "unable to get AEMIF clock, err %d\n", ret);
  554. goto err_clk;
  555. }
  556. ret = clk_enable(info->clk);
  557. if (ret < 0) {
  558. dev_dbg(&pdev->dev, "unable to enable AEMIF clock, err %d\n",
  559. ret);
  560. goto err_clk_enable;
  561. }
  562. /*
  563. * Setup Async configuration register in case we did not boot from
  564. * NAND and so bootloader did not bother to set it up.
  565. */
  566. val = davinci_nand_readl(info, A1CR_OFFSET + info->core_chipsel * 4);
  567. /* Extended Wait is not valid and Select Strobe mode is not used */
  568. val &= ~(ACR_ASIZE_MASK | ACR_EW_MASK | ACR_SS_MASK);
  569. if (info->chip.options & NAND_BUSWIDTH_16)
  570. val |= 0x1;
  571. davinci_nand_writel(info, A1CR_OFFSET + info->core_chipsel * 4, val);
  572. ret = 0;
  573. if (info->timing)
  574. ret = davinci_aemif_setup_timing(info->timing, info->base,
  575. info->core_chipsel);
  576. if (ret < 0) {
  577. dev_dbg(&pdev->dev, "NAND timing values setup fail\n");
  578. goto err_timing;
  579. }
  580. spin_lock_irq(&davinci_nand_lock);
  581. /* put CSxNAND into NAND mode */
  582. val = davinci_nand_readl(info, NANDFCR_OFFSET);
  583. val |= BIT(info->core_chipsel);
  584. davinci_nand_writel(info, NANDFCR_OFFSET, val);
  585. spin_unlock_irq(&davinci_nand_lock);
  586. /* Scan to find existence of the device(s) */
  587. ret = nand_scan_ident(&info->mtd, pdata->mask_chipsel ? 2 : 1, NULL);
  588. if (ret < 0) {
  589. dev_dbg(&pdev->dev, "no NAND chip(s) found\n");
  590. goto err_scan;
  591. }
  592. /* Update ECC layout if needed ... for 1-bit HW ECC, the default
  593. * is OK, but it allocates 6 bytes when only 3 are needed (for
  594. * each 512 bytes). For the 4-bit HW ECC, that default is not
  595. * usable: 10 bytes are needed, not 6.
  596. */
  597. if (pdata->ecc_bits == 4) {
  598. int chunks = info->mtd.writesize / 512;
  599. if (!chunks || info->mtd.oobsize < 16) {
  600. dev_dbg(&pdev->dev, "too small\n");
  601. ret = -EINVAL;
  602. goto err_scan;
  603. }
  604. /* For small page chips, preserve the manufacturer's
  605. * badblock marking data ... and make sure a flash BBT
  606. * table marker fits in the free bytes.
  607. */
  608. if (chunks == 1) {
  609. info->ecclayout = hwecc4_small;
  610. info->ecclayout.oobfree[1].length =
  611. info->mtd.oobsize - 16;
  612. goto syndrome_done;
  613. }
  614. if (chunks == 4) {
  615. info->ecclayout = hwecc4_2048;
  616. info->chip.ecc.mode = NAND_ECC_HW_OOB_FIRST;
  617. goto syndrome_done;
  618. }
  619. /* 4KiB page chips are not yet supported. The eccpos from
  620. * nand_ecclayout cannot hold 80 bytes and change to eccpos[]
  621. * breaks userspace ioctl interface with mtd-utils. Once we
  622. * resolve this issue, NAND_ECC_HW_OOB_FIRST mode can be used
  623. * for the 4KiB page chips.
  624. *
  625. * TODO: Note that nand_ecclayout has now been expanded and can
  626. * hold plenty of OOB entries.
  627. */
  628. dev_warn(&pdev->dev, "no 4-bit ECC support yet "
  629. "for 4KiB-page NAND\n");
  630. ret = -EIO;
  631. goto err_scan;
  632. syndrome_done:
  633. info->chip.ecc.layout = &info->ecclayout;
  634. }
  635. ret = nand_scan_tail(&info->mtd);
  636. if (ret < 0)
  637. goto err_scan;
  638. ret = mtd_device_parse_register(&info->mtd, NULL, NULL, pdata->parts,
  639. pdata->nr_parts);
  640. if (ret < 0)
  641. goto err_scan;
  642. val = davinci_nand_readl(info, NRCSR_OFFSET);
  643. dev_info(&pdev->dev, "controller rev. %d.%d\n",
  644. (val >> 8) & 0xff, val & 0xff);
  645. return 0;
  646. err_scan:
  647. err_timing:
  648. clk_disable(info->clk);
  649. err_clk_enable:
  650. clk_put(info->clk);
  651. spin_lock_irq(&davinci_nand_lock);
  652. if (ecc_mode == NAND_ECC_HW_SYNDROME)
  653. ecc4_busy = false;
  654. spin_unlock_irq(&davinci_nand_lock);
  655. err_ecc:
  656. err_clk:
  657. err_ioremap:
  658. if (base)
  659. iounmap(base);
  660. if (vaddr)
  661. iounmap(vaddr);
  662. err_nomem:
  663. kfree(info);
  664. return ret;
  665. }
  666. static int __exit nand_davinci_remove(struct platform_device *pdev)
  667. {
  668. struct davinci_nand_info *info = platform_get_drvdata(pdev);
  669. spin_lock_irq(&davinci_nand_lock);
  670. if (info->chip.ecc.mode == NAND_ECC_HW_SYNDROME)
  671. ecc4_busy = false;
  672. spin_unlock_irq(&davinci_nand_lock);
  673. iounmap(info->base);
  674. iounmap(info->vaddr);
  675. nand_release(&info->mtd);
  676. clk_disable(info->clk);
  677. clk_put(info->clk);
  678. kfree(info);
  679. return 0;
  680. }
  681. static struct platform_driver nand_davinci_driver = {
  682. .remove = __exit_p(nand_davinci_remove),
  683. .driver = {
  684. .name = "davinci_nand",
  685. },
  686. };
  687. MODULE_ALIAS("platform:davinci_nand");
  688. static int __init nand_davinci_init(void)
  689. {
  690. return platform_driver_probe(&nand_davinci_driver, nand_davinci_probe);
  691. }
  692. module_init(nand_davinci_init);
  693. static void __exit nand_davinci_exit(void)
  694. {
  695. platform_driver_unregister(&nand_davinci_driver);
  696. }
  697. module_exit(nand_davinci_exit);
  698. MODULE_LICENSE("GPL");
  699. MODULE_AUTHOR("Texas Instruments");
  700. MODULE_DESCRIPTION("Davinci NAND flash driver");