irqs.h 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /* linux/arch/arm/plat-samsung/include/plat/irqs.h
  2. *
  3. * Copyright (c) 2009 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5P Common IRQ support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __PLAT_SAMSUNG_IRQS_H
  13. #define __PLAT_SAMSUNG_IRQS_H __FILE__
  14. /* we keep the first set of CPU IRQs out of the range of
  15. * the ISA space, so that the PC104 has them to itself
  16. * and we don't end up having to do horrible things to the
  17. * standard ISA drivers....
  18. *
  19. * note, since we're using the VICs, our start must be a
  20. * mulitple of 32 to allow the common code to work
  21. */
  22. #define S5P_IRQ_OFFSET (32)
  23. #define S5P_IRQ(x) ((x) + S5P_IRQ_OFFSET)
  24. #define S5P_VIC0_BASE S5P_IRQ(0)
  25. #define S5P_VIC1_BASE S5P_IRQ(32)
  26. #define S5P_VIC2_BASE S5P_IRQ(64)
  27. #define S5P_VIC3_BASE S5P_IRQ(96)
  28. #define VIC_BASE(x) (S5P_VIC0_BASE + ((x)*32))
  29. #define IRQ_VIC0_BASE S5P_VIC0_BASE
  30. #define IRQ_VIC1_BASE S5P_VIC1_BASE
  31. #define IRQ_VIC2_BASE S5P_VIC2_BASE
  32. /* VIC based IRQs */
  33. #define S5P_IRQ_VIC0(x) (S5P_VIC0_BASE + (x))
  34. #define S5P_IRQ_VIC1(x) (S5P_VIC1_BASE + (x))
  35. #define S5P_IRQ_VIC2(x) (S5P_VIC2_BASE + (x))
  36. #define S5P_IRQ_VIC3(x) (S5P_VIC3_BASE + (x))
  37. #define S5P_TIMER_IRQ(x) (IRQ_TIMER_BASE + (x))
  38. #define IRQ_TIMER0 S5P_TIMER_IRQ(0)
  39. #define IRQ_TIMER1 S5P_TIMER_IRQ(1)
  40. #define IRQ_TIMER2 S5P_TIMER_IRQ(2)
  41. #define IRQ_TIMER3 S5P_TIMER_IRQ(3)
  42. #define IRQ_TIMER4 S5P_TIMER_IRQ(4)
  43. #define IRQ_TIMER_COUNT (5)
  44. #define IRQ_EINT(x) ((x) < 16 ? ((x) + S5P_EINT_BASE1) \
  45. : ((x) - 16 + S5P_EINT_BASE2))
  46. #define EINT_OFFSET(irq) ((irq) < S5P_EINT_BASE2 ? \
  47. ((irq) - S5P_EINT_BASE1) : \
  48. ((irq) + 16 - S5P_EINT_BASE2))
  49. #define IRQ_EINT_BIT(x) EINT_OFFSET(x)
  50. /* Typically only a few gpio chips require gpio interrupt support.
  51. To avoid memory waste irq descriptors are allocated only for
  52. S5P_GPIOINT_GROUP_COUNT chips, each with total number of
  53. S5P_GPIOINT_GROUP_SIZE pins/irqs. Each GPIOINT group can be assiged
  54. to any gpio chip with the s5p_register_gpio_interrupt() function */
  55. #define S5P_GPIOINT_GROUP_COUNT 4
  56. #define S5P_GPIOINT_GROUP_SIZE 8
  57. #define S5P_GPIOINT_COUNT (S5P_GPIOINT_GROUP_COUNT * S5P_GPIOINT_GROUP_SIZE)
  58. /* IRQ types common for all s5p platforms */
  59. #define S5P_IRQ_TYPE_LEVEL_LOW (0x00)
  60. #define S5P_IRQ_TYPE_LEVEL_HIGH (0x01)
  61. #define S5P_IRQ_TYPE_EDGE_FALLING (0x02)
  62. #define S5P_IRQ_TYPE_EDGE_RISING (0x03)
  63. #define S5P_IRQ_TYPE_EDGE_BOTH (0x04)
  64. #endif /* __PLAT_SAMSUNG_IRQS_H */