proc-arm946.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * linux/arch/arm/mm/arm946.S: utility functions for ARM946E-S
  3. *
  4. * Copyright (C) 2004-2006 Hyok S. Choi (hyok.choi@samsung.com)
  5. *
  6. * (Many of cache codes are from proc-arm926.S)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/ptrace.h>
  20. #include "proc-macros.S"
  21. /*
  22. * ARM946E-S is synthesizable to have 0KB to 1MB sized D-Cache,
  23. * comprising 256 lines of 32 bytes (8 words).
  24. */
  25. #define CACHE_DSIZE (CONFIG_CPU_DCACHE_SIZE) /* typically 8KB. */
  26. #define CACHE_DLINESIZE 32 /* fixed */
  27. #define CACHE_DSEGMENTS 4 /* fixed */
  28. #define CACHE_DENTRIES (CACHE_DSIZE / CACHE_DSEGMENTS / CACHE_DLINESIZE)
  29. #define CACHE_DLIMIT (CACHE_DSIZE * 4) /* benchmark needed */
  30. .text
  31. /*
  32. * cpu_arm946_proc_init()
  33. * cpu_arm946_switch_mm()
  34. *
  35. * These are not required.
  36. */
  37. ENTRY(cpu_arm946_proc_init)
  38. ENTRY(cpu_arm946_switch_mm)
  39. mov pc, lr
  40. /*
  41. * cpu_arm946_proc_fin()
  42. */
  43. ENTRY(cpu_arm946_proc_fin)
  44. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  45. bic r0, r0, #0x00001000 @ i-cache
  46. bic r0, r0, #0x00000004 @ d-cache
  47. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  48. mov pc, lr
  49. /*
  50. * cpu_arm946_reset(loc)
  51. * Params : r0 = address to jump to
  52. * Notes : This sets up everything for a reset
  53. */
  54. .pushsection .idmap.text, "ax"
  55. ENTRY(cpu_arm946_reset)
  56. mov ip, #0
  57. mcr p15, 0, ip, c7, c5, 0 @ flush I cache
  58. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  59. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  60. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  61. bic ip, ip, #0x00000005 @ .............c.p
  62. bic ip, ip, #0x00001000 @ i-cache
  63. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  64. mov pc, r0
  65. ENDPROC(cpu_arm946_reset)
  66. .popsection
  67. /*
  68. * cpu_arm946_do_idle()
  69. */
  70. .align 5
  71. ENTRY(cpu_arm946_do_idle)
  72. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  73. mov pc, lr
  74. /*
  75. * flush_icache_all()
  76. *
  77. * Unconditionally clean and invalidate the entire icache.
  78. */
  79. ENTRY(arm946_flush_icache_all)
  80. mov r0, #0
  81. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  82. mov pc, lr
  83. ENDPROC(arm946_flush_icache_all)
  84. /*
  85. * flush_user_cache_all()
  86. */
  87. ENTRY(arm946_flush_user_cache_all)
  88. /* FALLTHROUGH */
  89. /*
  90. * flush_kern_cache_all()
  91. *
  92. * Clean and invalidate the entire cache.
  93. */
  94. ENTRY(arm946_flush_kern_cache_all)
  95. mov r2, #VM_EXEC
  96. mov ip, #0
  97. __flush_whole_cache:
  98. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  99. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  100. #else
  101. mov r1, #(CACHE_DSEGMENTS - 1) << 29 @ 4 segments
  102. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 4 @ n entries
  103. 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
  104. subs r3, r3, #1 << 4
  105. bcs 2b @ entries n to 0
  106. subs r1, r1, #1 << 29
  107. bcs 1b @ segments 3 to 0
  108. #endif
  109. tst r2, #VM_EXEC
  110. mcrne p15, 0, ip, c7, c5, 0 @ flush I cache
  111. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  112. mov pc, lr
  113. /*
  114. * flush_user_cache_range(start, end, flags)
  115. *
  116. * Clean and invalidate a range of cache entries in the
  117. * specified address range.
  118. *
  119. * - start - start address (inclusive)
  120. * - end - end address (exclusive)
  121. * - flags - vm_flags describing address space
  122. * (same as arm926)
  123. */
  124. ENTRY(arm946_flush_user_cache_range)
  125. mov ip, #0
  126. sub r3, r1, r0 @ calculate total size
  127. cmp r3, #CACHE_DLIMIT
  128. bhs __flush_whole_cache
  129. 1: tst r2, #VM_EXEC
  130. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  131. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  132. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  133. add r0, r0, #CACHE_DLINESIZE
  134. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  135. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  136. add r0, r0, #CACHE_DLINESIZE
  137. #else
  138. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  139. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  140. add r0, r0, #CACHE_DLINESIZE
  141. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  142. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  143. add r0, r0, #CACHE_DLINESIZE
  144. #endif
  145. cmp r0, r1
  146. blo 1b
  147. tst r2, #VM_EXEC
  148. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  149. mov pc, lr
  150. /*
  151. * coherent_kern_range(start, end)
  152. *
  153. * Ensure coherency between the Icache and the Dcache in the
  154. * region described by start, end. If you have non-snooping
  155. * Harvard caches, you need to implement this function.
  156. *
  157. * - start - virtual start address
  158. * - end - virtual end address
  159. */
  160. ENTRY(arm946_coherent_kern_range)
  161. /* FALLTHROUGH */
  162. /*
  163. * coherent_user_range(start, end)
  164. *
  165. * Ensure coherency between the Icache and the Dcache in the
  166. * region described by start, end. If you have non-snooping
  167. * Harvard caches, you need to implement this function.
  168. *
  169. * - start - virtual start address
  170. * - end - virtual end address
  171. * (same as arm926)
  172. */
  173. ENTRY(arm946_coherent_user_range)
  174. bic r0, r0, #CACHE_DLINESIZE - 1
  175. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  176. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  177. add r0, r0, #CACHE_DLINESIZE
  178. cmp r0, r1
  179. blo 1b
  180. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  181. mov pc, lr
  182. /*
  183. * flush_kern_dcache_area(void *addr, size_t size)
  184. *
  185. * Ensure no D cache aliasing occurs, either with itself or
  186. * the I cache
  187. *
  188. * - addr - kernel address
  189. * - size - region size
  190. * (same as arm926)
  191. */
  192. ENTRY(arm946_flush_kern_dcache_area)
  193. add r1, r0, r1
  194. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  195. add r0, r0, #CACHE_DLINESIZE
  196. cmp r0, r1
  197. blo 1b
  198. mov r0, #0
  199. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  200. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  201. mov pc, lr
  202. /*
  203. * dma_inv_range(start, end)
  204. *
  205. * Invalidate (discard) the specified virtual address range.
  206. * May not write back any entries. If 'start' or 'end'
  207. * are not cache line aligned, those lines must be written
  208. * back.
  209. *
  210. * - start - virtual start address
  211. * - end - virtual end address
  212. * (same as arm926)
  213. */
  214. arm946_dma_inv_range:
  215. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  216. tst r0, #CACHE_DLINESIZE - 1
  217. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  218. tst r1, #CACHE_DLINESIZE - 1
  219. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  220. #endif
  221. bic r0, r0, #CACHE_DLINESIZE - 1
  222. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  223. add r0, r0, #CACHE_DLINESIZE
  224. cmp r0, r1
  225. blo 1b
  226. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  227. mov pc, lr
  228. /*
  229. * dma_clean_range(start, end)
  230. *
  231. * Clean the specified virtual address range.
  232. *
  233. * - start - virtual start address
  234. * - end - virtual end address
  235. *
  236. * (same as arm926)
  237. */
  238. arm946_dma_clean_range:
  239. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  240. bic r0, r0, #CACHE_DLINESIZE - 1
  241. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  242. add r0, r0, #CACHE_DLINESIZE
  243. cmp r0, r1
  244. blo 1b
  245. #endif
  246. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  247. mov pc, lr
  248. /*
  249. * dma_flush_range(start, end)
  250. *
  251. * Clean and invalidate the specified virtual address range.
  252. *
  253. * - start - virtual start address
  254. * - end - virtual end address
  255. *
  256. * (same as arm926)
  257. */
  258. ENTRY(arm946_dma_flush_range)
  259. bic r0, r0, #CACHE_DLINESIZE - 1
  260. 1:
  261. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  262. mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  263. #else
  264. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  265. #endif
  266. add r0, r0, #CACHE_DLINESIZE
  267. cmp r0, r1
  268. blo 1b
  269. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  270. mov pc, lr
  271. /*
  272. * dma_map_area(start, size, dir)
  273. * - start - kernel virtual start address
  274. * - size - size of region
  275. * - dir - DMA direction
  276. */
  277. ENTRY(arm946_dma_map_area)
  278. add r1, r1, r0
  279. cmp r2, #DMA_TO_DEVICE
  280. beq arm946_dma_clean_range
  281. bcs arm946_dma_inv_range
  282. b arm946_dma_flush_range
  283. ENDPROC(arm946_dma_map_area)
  284. /*
  285. * dma_unmap_area(start, size, dir)
  286. * - start - kernel virtual start address
  287. * - size - size of region
  288. * - dir - DMA direction
  289. */
  290. ENTRY(arm946_dma_unmap_area)
  291. mov pc, lr
  292. ENDPROC(arm946_dma_unmap_area)
  293. .globl arm946_flush_kern_cache_louis
  294. .equ arm946_flush_kern_cache_louis, arm946_flush_kern_cache_all
  295. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  296. define_cache_functions arm946
  297. ENTRY(cpu_arm946_dcache_clean_area)
  298. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  299. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  300. add r0, r0, #CACHE_DLINESIZE
  301. subs r1, r1, #CACHE_DLINESIZE
  302. bhi 1b
  303. #endif
  304. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  305. mov pc, lr
  306. __CPUINIT
  307. .type __arm946_setup, #function
  308. __arm946_setup:
  309. mov r0, #0
  310. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  311. mcr p15, 0, r0, c7, c6, 0 @ invalidate D cache
  312. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  313. mcr p15, 0, r0, c6, c3, 0 @ disable memory region 3~7
  314. mcr p15, 0, r0, c6, c4, 0
  315. mcr p15, 0, r0, c6, c5, 0
  316. mcr p15, 0, r0, c6, c6, 0
  317. mcr p15, 0, r0, c6, c7, 0
  318. mov r0, #0x0000003F @ base = 0, size = 4GB
  319. mcr p15, 0, r0, c6, c0, 0 @ set region 0, default
  320. ldr r0, =(CONFIG_DRAM_BASE & 0xFFFFF000) @ base[31:12] of RAM
  321. ldr r1, =(CONFIG_DRAM_SIZE >> 12) @ size of RAM (must be >= 4KB)
  322. mov r2, #10 @ 11 is the minimum (4KB)
  323. 1: add r2, r2, #1 @ area size *= 2
  324. mov r1, r1, lsr #1
  325. bne 1b @ count not zero r-shift
  326. orr r0, r0, r2, lsl #1 @ the region register value
  327. orr r0, r0, #1 @ set enable bit
  328. mcr p15, 0, r0, c6, c1, 0 @ set region 1, RAM
  329. ldr r0, =(CONFIG_FLASH_MEM_BASE & 0xFFFFF000) @ base[31:12] of FLASH
  330. ldr r1, =(CONFIG_FLASH_SIZE >> 12) @ size of FLASH (must be >= 4KB)
  331. mov r2, #10 @ 11 is the minimum (4KB)
  332. 1: add r2, r2, #1 @ area size *= 2
  333. mov r1, r1, lsr #1
  334. bne 1b @ count not zero r-shift
  335. orr r0, r0, r2, lsl #1 @ the region register value
  336. orr r0, r0, #1 @ set enable bit
  337. mcr p15, 0, r0, c6, c2, 0 @ set region 2, ROM/FLASH
  338. mov r0, #0x06
  339. mcr p15, 0, r0, c2, c0, 0 @ region 1,2 d-cacheable
  340. mcr p15, 0, r0, c2, c0, 1 @ region 1,2 i-cacheable
  341. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  342. mov r0, #0x00 @ disable whole write buffer
  343. #else
  344. mov r0, #0x02 @ region 1 write bufferred
  345. #endif
  346. mcr p15, 0, r0, c3, c0, 0
  347. /*
  348. * Access Permission Settings for future permission control by PU.
  349. *
  350. * priv. user
  351. * region 0 (whole) rw -- : b0001
  352. * region 1 (RAM) rw rw : b0011
  353. * region 2 (FLASH) rw r- : b0010
  354. * region 3~7 (none) -- -- : b0000
  355. */
  356. mov r0, #0x00000031
  357. orr r0, r0, #0x00000200
  358. mcr p15, 0, r0, c5, c0, 2 @ set data access permission
  359. mcr p15, 0, r0, c5, c0, 3 @ set inst. access permission
  360. mrc p15, 0, r0, c1, c0 @ get control register
  361. orr r0, r0, #0x00001000 @ I-cache
  362. orr r0, r0, #0x00000005 @ MPU/D-cache
  363. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  364. orr r0, r0, #0x00004000 @ .1.. .... .... ....
  365. #endif
  366. mov pc, lr
  367. .size __arm946_setup, . - __arm946_setup
  368. __INITDATA
  369. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  370. define_processor_functions arm946, dabort=nommu_early_abort, pabort=legacy_pabort, nommu=1
  371. .section ".rodata"
  372. string cpu_arch_name, "armv5te"
  373. string cpu_elf_name, "v5t"
  374. string cpu_arm946_name, "ARM946E-S"
  375. .align
  376. .section ".proc.info.init", #alloc, #execinstr
  377. .type __arm946_proc_info,#object
  378. __arm946_proc_info:
  379. .long 0x41009460
  380. .long 0xff00fff0
  381. .long 0
  382. .long 0
  383. b __arm946_setup
  384. .long cpu_arch_name
  385. .long cpu_elf_name
  386. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  387. .long cpu_arm946_name
  388. .long arm946_processor_functions
  389. .long 0
  390. .long 0
  391. .long arm946_cache_fns
  392. .size __arm946_proc_info, . - __arm946_proc_info